Architecture exploration and tools for pipelined coarse-grained reconfigurable arrays

被引:0
|
作者
Stock, Florian [1 ]
Koch, Andreas [2 ]
机构
[1] Tech Univ Carolo Wilhelmina Braunschweig, Dept Integrated Circuit Design EIS, Braunschweig, Germany
[2] Tech Univ Darmstadt, ESA, Darmstadt, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a heavily parametrized tool suite that allows the modeling and exploration of heterogeneous, coarse-grained, heavily pipelined reconfigurable architectures. Our tools perform a simultaneous mapping and pipelining-aware placement, which is then followed by a congestion-avoiding router. Initial experiments show that this flow can succeed in implementing applications with smaller track count and reduced connectivity than existing commercial tools, suggesting changes to the original array architecture. The placer can reduce pipeline latency mismatches on converging paths, simplifying the problem for a pipelining-aware routing step.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
  • [41] Accurate constraints aware mapping on Coarse-Grained Reconfigurable Architecture
    Zhang, Peng
    Luo, Huiqiang
    Man, K. L.
    2011 NINTH IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING WITH APPLICATIONS WORKSHOPS (ISPAW), 2011, : 39 - 44
  • [42] Low Power Reconfiguration Technique for Coarse-Grained Reconfigurable Architecture
    Kim, Yoonjin
    Mahapatra, Rabi N.
    Park, Ilhyun
    Choi, Kiyoung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 593 - 603
  • [43] Temporal Partitioning Algorithm for a Coarse-grained Reconfigurable Computing Architecture
    Yin, Chongyong
    Yin, Shouyi
    Liu, Leibo
    Wei, Shaojun
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 655 - 658
  • [44] MapReduce inspired loop mapping for coarse-grained reconfigurable architecture
    ShouYi Yin
    ShengJia Shao
    LeiBo Liu
    ShaoJun Wei
    Science China Information Sciences, 2014, 57 : 1 - 14
  • [45] Compiler Assisted Architectural Exploration for Coarse Grained Reconfigurable Arrays
    Dimitroulakos, Gregory
    Kostaras, Nikos
    Galanis, Michalis D.
    Goutis, Costas E.
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 164 - 167
  • [46] Efficient and flexible memory architecture to alleviate data and context bandwidth bottlenecks of coarse-grained reconfigurable arrays
    Yang Chen
    Liu LeiBo
    Yin ShouYi
    Wei ShaoJun
    SCIENCE CHINA-PHYSICS MECHANICS & ASTRONOMY, 2014, 57 (12) : 2214 - 2227
  • [47] Verification of Coarse-Grained Reconfigurable Arrays through Random Test Programs
    Egger, Bernhard
    Song, Eunjin
    Lee, Hochan
    Shin, Daeyoung
    ACM SIGPLAN NOTICES, 2018, 53 (06) : 76 - 88
  • [48] Efficient and flexible memory architecture to alleviate data and context bandwidth bottlenecks of coarse-grained reconfigurable arrays
    YANG Chen
    LIU Lei Bo
    YIN Shou Yi
    WEI Shao Jun
    Science China(Physics,Mechanics & Astronomy), 2014, Mechanics & Astronomy)2014 (12) : 2214 - 2227
  • [49] Memory-Aware Application Mapping on Coarse-Grained Reconfigurable Arrays
    Kim, Yongjoo
    Lee, Jongeun
    Shrivastava, Aviral
    Yoon, Jonghee
    Paek, Yunheung
    HIGH PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS, PROCEEDINGS, 2010, 5952 : 171 - +
  • [50] Design Evaluation of OpenCL Compiler Framework for Coarse-Grained Reconfigurable Arrays
    Kim, Hee-Seok
    Ahn, Minwook
    Stratton, John A.
    Hwu, Wen-mei W.
    2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), 2012, : 313 - 320