A hardware-efficient programmable FIR processor using input-data and tap folding

被引:1
|
作者
Chen, Oscal T. -C. [1 ]
Chen, Li-Hsun [1 ]
机构
[1] Natl Chung Cheng Univ, Signal & Media Labs, Dept Elect Engn, Chiayi 621, Taiwan
关键词
D O I
10.1155/2007/92523
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advances in nanoelectronic fabrication have enabled integrated circuits to operate at a high frequency. The finite impulse response ( FIR) filter needs only to meet real-time demand. Accordingly, increasing the FIR architecture's folding number can compensate the high-frequency operation and reduce the hardware complexity, while continuing to allow applications to operate in real time. In this work, the folding scheme with integrating input-data and tap folding is proposed to develop a hardware-efficient programmable FIR architecture. With the use of the radix-4 Booth algorithm, the 2-bit input subdata approach replaces the conventional 3-bit input subdata approach to reduce the number of latches required to store input subdata in the proposed FIR architecture. Additionally, the tree accumulation approach with simplified carry-in bit processing is developed to minimize the hardware complexity of the accumulation path. With folding in input data and taps, and reduction in hardware complexity of the input subdata latches and accumulation path, the proposed FIR architecture is demonstrated to have a low hardware complexity. By using the TSMC 0.18 mu m CMOS technology, the proposed FIR processor with 10-bit input data and filter coefficient enables a 128-tap FIR filter to be performed, which takes an area of 0.45 mm(2), and yields a throughput rate of 20 M samples per second at 200 MHz. As compared to the conventional FIR processors, the proposed programmable FIR processor not only meets the throughput-rate demand but also has the lowest area occupied per tap.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] Hardware-Efficient Direction of Arrival Estimation using Compressive Sensing
    Gungor, Alper
    Kilic, Berkan
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON PHASED ARRAY SYSTEMS & TECHNOLOGY (PAST), 2022,
  • [22] A HARDWARE-EFFICIENT PROGRAMMABLE TWO-BAND CONTROLLER FOR PFC RECTIFIERS WITH RIPPLE CANCELLATION CIRCUITS
    Mahdavikhah, Behzad
    Ahsanuzzaman, S. M.
    Prodic, Aleksandar
    [J]. 39TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2013), 2013, : 3240 - 3245
  • [23] Qubit-ADAPT-VQE: An Adaptive Algorithm for Constructing Hardware-Efficient Ansatze on a Quantum Processor
    Ho Lun Tang
    Shkolnikov, V. O.
    Barron, George S.
    Grimsley, Harper R.
    Mayhall, Nicholas J.
    Barnes, Edwin
    Economou, Sophia E.
    [J]. PRX QUANTUM, 2021, 2 (02):
  • [24] An Evaluation of Hardware-Efficient Quantum Neural Networks for Image Data Classification
    Nguyen, Tuyen
    Paik, Incheon
    Watanobe, Yutaka
    Thang, Truong Cong
    [J]. ELECTRONICS, 2022, 11 (03)
  • [25] Hardware-Efficient Bartlett Spectral Density Estimator Based on Optimized R22FFT Processor Using CCSSI Method
    Sadaghiani, Abdolvahab Khalili
    Sheikhaei, Samad
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (02)
  • [26] A Programmable Discrete-Time Filter Employing Hardware-Efficient Two-Dimensional Implementation Method
    Choi, Jaeyoung
    Raja, M. Kumarasamy
    Arasu, M. Annamalai
    [J]. 2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 241 - 244
  • [27] Hardware-Efficient Programmable-Deviation Controller for Indirect Energy Transfer DC-DC Converters
    Peretz, Mor Mordechai
    Mahdavikhah, Behzad
    Prodic, Aleksandar
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2015, 30 (06) : 3376 - 3388
  • [28] Hardware-efficient phase-detection technique for digital clock and data recovery
    Zargaran-Yazd, A.
    Keikhosravy, K.
    Rashtian, H.
    Mirabbasi, S.
    [J]. ELECTRONICS LETTERS, 2013, 49 (01) : 20 - 21
  • [29] HARDWARE-EFFICIENT STEREO ESTIMATION USING A RESIDUAL-BASED APPROACH
    Sharma, Abhishek A.
    Neelathalli, Kaustubh
    Marculescu, Diana
    Nurvitadhi, Eriko
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2693 - 2696
  • [30] Edge-Intelligence-Based Seismic Event Detection Using a Hardware-Efficient Neural Network With Field-Programmable Gate Array
    Zhu, Yadongyang
    Zhao, Shuguang
    Zhang, Fudong
    Wei, Wei
    Zhao, Fa
    [J]. IEEE INTERNET OF THINGS JOURNAL, 2024, 11 (06): : 9432 - 9443