A CMOS voltage buffer with slew-rate enhancement

被引:1
|
作者
Leung, Ka Nang [1 ]
Ng, Yuen Sum [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Elect Engn, Shatin, Hong Kong, Peoples R China
关键词
capacitive coupling; slew-rate enhancement; voltage buffer; HIGH-SLEW-RATE; FREQUENCY COMPENSATION; OPERATIONAL-AMPLIFIER; POWER; ENHANCEMENT; DESIGN;
D O I
10.1080/00207217.2013.805354
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high slew-rate CMOS voltage buffer has been presented in this article. The slew-rate enhancement is achieved by an embedded driver stage activated by internal nodes in the voltage buffer through capacitive coupling. The capacitive coupling provides one-shot auto-off feature for the driver stage. Therefore, the drive stage can be turned off automatically after activation. The auto-off feature of the proposed driver stage guarantees a reliable operation. The proposed voltage buffer is implemented in a commercial 0.35-mu m CMOS technology. The active chip area is 345 mu m x 246 mu m. The single supply voltage is 3.3 V, and the quiescent current is about 7 mu A. When the proposed buffer drives a capacitive load of 220 pF, the measured positive and negative slew rates are 0.714 and 1.548 V/mu s, respectively. The improvement corresponds to about 22 times for the positive slew rate and 48 times for the negative slew rate when comparing with the voltage buffer without the proposed the slew-rate enhancement circuit.
引用
收藏
页码:820 / 830
页数:11
相关论文
共 50 条
  • [11] A HIGH SLEW-RATE CMOS AMPLIFIER FOR ANALOG SIGNAL-PROCESSING
    LEE, BW
    SHEU, BJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (03) : 885 - 889
  • [12] VERSATILE SLEW-RATE DETECTOR
    BAGG, C
    [J]. ELECTRONIC DESIGN, 1995, 43 (03) : 118 - 120
  • [13] A low-powerlow-voltage slew-rate enhancement circuit for two-stage operational amplifiers
    束晨
    许俊
    叶凡
    任俊彦
    [J]. Journal of Semiconductors, 2012, 33 (09) : 131 - 136
  • [14] Slew-Rate Enhancement for a Low-Power Two Stage CMOS OP-AMP in Nanometer Regime
    Gupta, Pragati
    Khandelwal, Saurabh
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (04): : 313 - 321
  • [15] Switched-Capacitor Integrator with Slew-Rate Enhancement and Low Distortion
    Kareppagoudr, Manjunath
    Caceres, Emanuel
    Temes, Gabor C.
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 150 - 153
  • [16] A high slew-rate unity-gain low-voltage buffer with large Active/Quiescent current ratio
    Tabatabaei, A
    Fotowat, A
    Delurio, M
    Navid, S
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (01) : 156 - 163
  • [17] Low power CMOS off-chip drivers with slew-rate difference
    Lin, RB
    Chen, JC
    [J]. PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 169 - 172
  • [18] PREDICTING AND AVOIDING SLEW-RATE LIMITING
    VANDERKO.MK
    [J]. ELECTRONIC ENGINEERING, 1973, 45 (540): : 18 - 19
  • [19] A novel slew-rate enhancement technique for one-stage operational amplifiers
    RamirezAngulo, J
    [J]. PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 7 - 10
  • [20] An Output-Capacitorless Low-Dropout Regulator with Slew-Rate Enhancement
    Ni, Shenglan
    Chen, Zhizhi
    Hu, Chenkai
    Chen, Houpeng
    Wang, Qian
    Li, Xi
    Song, Sannian
    Song, Zhitang
    [J]. MICROMACHINES, 2022, 13 (10)