Modified signed-digit addition by using binary logic operations and its optoelectronic implementation

被引:3
|
作者
Qian, F [1 ]
Li, GQ [1 ]
Ruan, H [1 ]
Liu, LR [1 ]
机构
[1] Acad Sinica, Shanghai Inst Opt & Fine Mech, Informat Opt Lab, Shanghai 201800, Peoples R China
来源
OPTICS AND LASER TECHNOLOGY | 1999年 / 31卷 / 06期
基金
中国国家自然科学基金;
关键词
optical computing; parallel processing; logic-based optical processing;
D O I
10.1016/S0030-3992(99)00078-X
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
In this work, a three-step modified signed-digit (MSD) addition by using binary logic operations is proposed. Each input digit is encoded with two binary bits. Through binary logic operations, all of the weight and transfer digits and the final sum digits represented with the same encoding scheme will be generated. The operations can be performed at each digit position in parallel. In our suggested optical arithmetic and logic unit (ALU), a single electron trapping (ET) device is employed to serve its the binary logic device. This technique based on ET logic possesses the advantage of high signal-to-noise ratio (SNR). The optoelectronic system can be constructed in a simple. compact and general-purpose form. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
下载
收藏
页码:403 / 410
页数:8
相关论文
共 50 条
  • [31] New Residue Signed-Digit Addition Algorithm
    Wei, Shugang
    PROCEEDINGS OF THE FUTURE TECHNOLOGIES CONFERENCE (FTC) 2019, VOL 2, 2020, 1070 : 390 - 396
  • [32] A New Algorithm for Carry-Free Addition of Binary Signed-Digit Numbers
    Schneider, Klaus
    Willenbuecher, Adrian
    2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 44 - 51
  • [33] BINARY-COMPATIBLE SIGNED-DIGIT ARITHMETIC
    AVIZIENIS, A
    COMMUNICATIONS OF THE ACM, 1964, 7 (10) : 569 - 569
  • [34] Synthetic correlation-based modified signed-digit trinary logic processing
    Ahmed, Farid
    Awwal, Abdul Ahad S.
    Power, Gregory J.
    Optical Engineering, 1999, 38 (1-3): : 449 - 455
  • [35] Synthetic correlation-based modified signed-digit trinary logic processing
    Ahmed, F
    Awwal, AAS
    Power, GJ
    OPTICAL ENGINEERING, 1999, 38 (03) : 449 - 455
  • [36] PARALLEL MODIFIED SIGNED-DIGIT ARITHMETIC USING AN OPTOELECTRONIC SHARED CONTENT-ADDRESSABLE-MEMORY PROCESSOR
    HA, B
    LI, Y
    APPLIED OPTICS, 1994, 33 (17): : 3647 - 3662
  • [37] PHOTONIC COMPUTING USING THE MODIFIED SIGNED-DIGIT NUMBER REPRESENTATION
    DRAKE, BL
    BOCKER, RP
    LASHER, ME
    PATTERSON, RH
    MICELI, WJ
    OPTICAL ENGINEERING, 1986, 25 (01) : 38 - 43
  • [38] Quaternary signed-digit arithmetic operations for optical computing
    Cherri, AK
    Habib, MK
    PHOTONIC DEVICES AND ALGORITHMS FOR COMPUTING, 1999, 3805 : 258 - 263
  • [39] ARITHMETIC OPERATIONS USING BINARY ENCODING MODIFIED-SIGNED-DIGIT SYSTEM
    WU, YM
    ZHANG, ZB
    LIU, LR
    WANG, ZJ
    OPTICS COMMUNICATIONS, 1993, 100 (1-4) : 53 - 58
  • [40] Compact signed-digit adder using multiple-valued logic
    Gonzalez, AF
    Mazumder, P
    SEVENTEENTH CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1997, : 96 - 113