Modified signed-digit addition by using binary logic operations and its optoelectronic implementation

被引:3
|
作者
Qian, F [1 ]
Li, GQ [1 ]
Ruan, H [1 ]
Liu, LR [1 ]
机构
[1] Acad Sinica, Shanghai Inst Opt & Fine Mech, Informat Opt Lab, Shanghai 201800, Peoples R China
来源
OPTICS AND LASER TECHNOLOGY | 1999年 / 31卷 / 06期
基金
中国国家自然科学基金;
关键词
optical computing; parallel processing; logic-based optical processing;
D O I
10.1016/S0030-3992(99)00078-X
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
In this work, a three-step modified signed-digit (MSD) addition by using binary logic operations is proposed. Each input digit is encoded with two binary bits. Through binary logic operations, all of the weight and transfer digits and the final sum digits represented with the same encoding scheme will be generated. The operations can be performed at each digit position in parallel. In our suggested optical arithmetic and logic unit (ALU), a single electron trapping (ET) device is employed to serve its the binary logic device. This technique based on ET logic possesses the advantage of high signal-to-noise ratio (SNR). The optoelectronic system can be constructed in a simple. compact and general-purpose form. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
下载
收藏
页码:403 / 410
页数:8
相关论文
共 50 条
  • [21] Algorithms for optoelectronic implementation of modified signed-digit division, square-root, logarithmic, and exponential functions
    Cherri, AK
    Alam, MS
    APPLIED OPTICS, 2001, 40 (08) : 1236 - 1243
  • [22] Classified one-step modified signed-digit arithmetic and its optical implementation
    Huang, HX
    Itoh, M
    Yatagai, T
    Liu, LR
    OPTICAL ENGINEERING, 1996, 35 (04) : 1134 - 1140
  • [23] Modular Multipliers Using a Modified Residue Addition Algorithm with Signed-Digit Number Representation
    Wei, Shugang
    IMECS 2009: INTERNATIONAL MULTI-CONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2009, : 494 - 499
  • [24] Simplified quaternary signed-digit arithmetic and its optical implementation
    Li, GQ
    Liu, LR
    Cheng, HQ
    Jing, HM
    OPTICS COMMUNICATIONS, 1997, 137 (4-6) : 389 - 396
  • [25] Optical modified signed-digit addition module based on Boolean polarization-encoded logic algebra
    Wang, B
    Yu, FH
    Liu, X
    Gu, PF
    Tang, JF
    OPTICAL ENGINEERING, 1996, 35 (10) : 2989 - 2994
  • [26] Parallel quaternary signed-digit arithmetic operations: addition, subtraction, multiplication and division
    Habib, MK
    Cherri, AK
    OPTICS AND LASER TECHNOLOGY, 1998, 30 (08): : 515 - 525
  • [27] A signed-digit architecture for residue to binary transformation
    Pourbigharaz, F
    Yassine, HM
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (10) : 1146 - 1150
  • [28] Demonstration of an optoelectronic interconnect architecture for a parallel modified signed-digit adder and subtracter
    Sun, DG
    Wang, NX
    He, LM
    Weng, ZH
    Wang, DH
    Chen, RT
    OPTICAL ENGINEERING, 1996, 35 (06) : 1785 - 1793
  • [29] Programmable modified-signed-digit addition module based on binary logic gates
    Zhang, SQ
    Karim, MA
    OPTICAL ENGINEERING, 1999, 38 (03) : 456 - 461
  • [30] Programmable modified-signed-digit addition module based on binary logic gates
    Zhang, Shuqun
    Karim, Mohammad A.
    Optical Engineering, 1999, 38 (1-3): : 456 - 461