On the universality of drain-induced-barrier-lowering in field-effect transistors

被引:1
|
作者
Choi, Su-Min [1 ]
Jo, Hyeon-Bhin [1 ]
Yun, Do-Young [1 ]
Kim, Jun-Gyu [1 ]
Park, Wan-Soo [1 ]
Baek, Ji-Min [1 ]
Lee, In-Geun [1 ]
Shin, Jang-Kyoo [1 ]
Kwon, Hyuk-Min [2 ]
Tsutsumi, Takuya [3 ]
Sugiyama, Hiroki [3 ]
Matsuzaki, Hideaki [3 ]
Lee, Jae-Hak [1 ]
Kim, Dae-Hyun [1 ]
机构
[1] Kyungpook Natl Univ, Sch Elect & Elect Engn, Daegu, South Korea
[2] Korea Polytech, Anseong, South Korea
[3] NTT Corp, NTT Device Technol Labs, Yokohama, Kanagawa, Japan
来源
2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM | 2022年
关键词
MODEL;
D O I
10.1109/IEDM45625.2022.10019358
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we revisit on the extraction of drain-induced-barrier-lowering (DIBL) in various types of field-effect transistors (FETs) with L-g ranging from several mu m to sub-30 nm and from planar to gate-all-around (GAA) architectures, aiming to unify the extraction methodology of DIBL. In doing so, we found that the values of DIBL extracted in the conventional manner were strongly dependent on the choice of V-DS in the linear regime, especially for V-DS < 4x(kT/q). To physically understand this, we constructed a first-order model for the threshold voltage (V-T), which explains the abnormal positive shift of V-T with V-DS for V-DS < 4x(kT/q). This additional positive shift of V-T in the linear regime resulted in overestimation of DIBL. In an effort to unify the extraction procedure of DIBL, we herein propose first how to accurately extract DIBL and then how to correct reported values of DIBL extracted in the conventional manner. Finally, we highlighted the importance of accurate extraction of DIBL from the viewpoint of its impact on virtual-source modeling, universal relationship between DIBL and aspect ratio, and projection of maximum oscillation frequency (f(max)).
引用
收藏
页数:4
相关论文
共 50 条
  • [21] ORIENTATION EFFECT OF SELF-ALIGNED SOURCE DRAIN PLANAR GAAS SCHOTTKY-BARRIER FIELD-EFFECT TRANSISTORS
    YOKOYAMA, N
    ONODERA, H
    OHNISHI, T
    SHIBATOMI, A
    APPLIED PHYSICS LETTERS, 1983, 42 (03) : 270 - 271
  • [22] Short-Drain Effect of 5 nm Tunnel Field-Effect Transistors
    Chen, Yu-Hsuan
    Nguyen Dang Chien
    Tsai, Jr-Jie
    Luo, Yan-Xiang
    Shih, Chun-Hsing
    2015 SILICON NANOELECTRONICS WORKSHOP (SNW), 2015,
  • [23] Organic field-effect transistors with nearly non-injection barrier from source/drain electrodes to pentacene
    Yu, Xinge
    Yu, Junsheng
    Zhou, Jianlin
    Jiang, Yadong
    SYNTHETIC METALS, 2012, 162 (11-12) : 936 - 940
  • [24] Drain voltage dependent analytical model of tunnel field-effect transistors
    Verhulst, Anne S.
    Leonelli, Daniele
    Rooyackers, Rita
    Groeseneken, Guido
    JOURNAL OF APPLIED PHYSICS, 2011, 110 (02)
  • [25] Analytic modeling for drain-induced barrier lowering phenomenon of the InGaP/InGaAs/GaAs pseudomorphic doped-channel field-effect transistor
    Lee, Ching-Sung
    Hsu, Wei-Chou
    Wu, Chang-Luen
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2002, 41 (10): : 5919 - 5923
  • [26] Analytic modeling for drain-induced barrier lowering phenomenon of the InGaP/InGaAs/GaAs pseudomorphic doped-channel field-effect transistor
    Lee, CS
    Hsu, WC
    Wu, CL
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (10): : 5919 - 5923
  • [27] Origin of the drain current bistability in polymer ferroelectric field-effect transistors
    Naber, R. C. G.
    Massolt, J.
    Spijkman, M.
    Asadi, K.
    Blom, P. W. M.
    de Leeuw, D. M.
    APPLIED PHYSICS LETTERS, 2007, 90 (11)
  • [28] Increasing Drain Voltage of Low-Bandgap Tunnel Field-Effect Transistors by Drain Engineering
    Nguyen Dang Chien
    Chun-Hsing Shih
    Yu-Hsuan Chen
    Nguyen Thi Thu
    2016 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATIONS (ICEIC), 2016,
  • [29] An analytical model of Drain Induced barrier lowering effect for SiC MESFETs
    Cao, Quanjun
    Zhang, Yimen
    Zhang, Yuming
    EXTENDED ABSTRACTS 2008 INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY, 2008, : 111 - 113
  • [30] Impact of extension implantation conditions of fin field-effect transistors on gate-induced drain leakage
    Matsukawa, Takashi
    Liu, Yongxun
    Mori, Takahiro
    Morita, Yukinori
    O'uchi, Shinichi
    Otsuka, Shintaro
    Migita, Shinji
    Masahara, Meishoku
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)