A High-Speed Well Logging Telemetry System Based on Low-Power FPGA

被引:1
|
作者
Zhao, Hongwei [1 ]
Song, Kezhu [1 ]
Li, Kehan [1 ]
Wu, Chuan [1 ]
Chen, Zhuo [1 ]
机构
[1] Univ Sci & Technol China, State Key Lab Particle Detect & Elect, Hefei 230026, Peoples R China
基金
中国国家自然科学基金;
关键词
Telemetry; Field programmable gate arrays; Communication cables; Training; OFDM; Channel estimation; Instruments; well logging; armored cable; FPGA; TRANSMISSION; ALGORITHM;
D O I
10.1109/ACCESS.2021.3049799
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a field-programmable gate array (FPGA)-based design, implementation, and measurement of a high-speed telemetry system for well-logging. In the application of geophysics, telemetry is an essential part. With the continuous development of new logging theory and new methods, the telemetry system must accurately upload more and more information in real-time. The methods and techniques used to improve the data transmission system's performance have become a significant problem in developing a well-logging instrument. The proposed design realized the application of orthogonal frequency division multiplexing (OFDM) in the high-speed cable telemetry system. Besides, We have optimized the calculation of some modules such as symbol synchronization, frequency domain equalization, data compression, and sampling clock offset compensation while not losing performance as much as possible so that the modulation and demodulation algorithm can be implemented on a low-power FPGA. With this system, the modulated data transmitted over a 7,000-meter armored cable can be demodulated in real-time. Compared to conventional devices using digital signal processors, this FPGA-based telemetry system shows advantages in power consumption and real-time performance. Test results show that the FPGA power consumption is 169.7mW, and the high-speed cable telemetry system can transmit data stably at 1.4 to 2.3Mbps through a 7,000-meter armored logging cable.
引用
收藏
页码:8178 / 8191
页数:14
相关论文
共 50 条
  • [41] Special Section on Low-Power and High-Speed Chips
    Egawa, Ryusuke
    Wada, Yasutaka
    IEICE Transactions on Electronics, 2024, E107.C (06) : 153 - 154
  • [42] Special section on low-power and high-speed chips
    1600, Maruzen Co., Ltd. (E100C):
  • [43] Design and Implementation of a Low-Power, High-Speed Comparator
    Deepika, V.
    Singh, Sangeeta
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 314 - 322
  • [44] A Low-Power High-Speed Hybrid Full Adder
    Mewada, Manan
    Zaveri, Mazad
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [45] Special section on low-power and high-speed chips
    Arakawa, Fumio
    Ikeda, Makoto
    IEICE Transactions on Electronics, 2021, 1 (06) : 213 - 214
  • [46] Special section on low-power and high-speed chips
    Arakawa, Fumio
    Ikeda, Makoto
    IEICE Transactions on Electronics, 2017, E100.C (03) : 221 - 222
  • [47] Low-Power and High-Speed DRAM Readout Scheme
    Sharroush, Sherif M.
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 791 - 794
  • [48] HIGH-SPEED LOW-POWER CMOS STATIC RAMS
    YASUI, T
    MASUHARA, T
    MINATO, O
    ELECTRONIC ENGINEERING, 1981, 53 (650): : 51 - &
  • [49] LOW-POWER AND HIGH-SPEED BICMOS GATE ARRAYS
    NAKASHIBA, H
    YAMADA, K
    HATANO, T
    DENDA, A
    KUSUNOSE, N
    FUSE, E
    SASAKI, M
    NEC RESEARCH & DEVELOPMENT, 1987, (84): : 125 - 130
  • [50] A High-Speed Low-Power Calibrated Flash ADC
    Chang, Hsuan-Yu
    Yang, Ching-Yuan
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2369 - 2372