A High-Speed Well Logging Telemetry System Based on Low-Power FPGA

被引:1
|
作者
Zhao, Hongwei [1 ]
Song, Kezhu [1 ]
Li, Kehan [1 ]
Wu, Chuan [1 ]
Chen, Zhuo [1 ]
机构
[1] Univ Sci & Technol China, State Key Lab Particle Detect & Elect, Hefei 230026, Peoples R China
基金
中国国家自然科学基金;
关键词
Telemetry; Field programmable gate arrays; Communication cables; Training; OFDM; Channel estimation; Instruments; well logging; armored cable; FPGA; TRANSMISSION; ALGORITHM;
D O I
10.1109/ACCESS.2021.3049799
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a field-programmable gate array (FPGA)-based design, implementation, and measurement of a high-speed telemetry system for well-logging. In the application of geophysics, telemetry is an essential part. With the continuous development of new logging theory and new methods, the telemetry system must accurately upload more and more information in real-time. The methods and techniques used to improve the data transmission system's performance have become a significant problem in developing a well-logging instrument. The proposed design realized the application of orthogonal frequency division multiplexing (OFDM) in the high-speed cable telemetry system. Besides, We have optimized the calculation of some modules such as symbol synchronization, frequency domain equalization, data compression, and sampling clock offset compensation while not losing performance as much as possible so that the modulation and demodulation algorithm can be implemented on a low-power FPGA. With this system, the modulated data transmitted over a 7,000-meter armored cable can be demodulated in real-time. Compared to conventional devices using digital signal processors, this FPGA-based telemetry system shows advantages in power consumption and real-time performance. Test results show that the FPGA power consumption is 169.7mW, and the high-speed cable telemetry system can transmit data stably at 1.4 to 2.3Mbps through a 7,000-meter armored logging cable.
引用
收藏
页码:8178 / 8191
页数:14
相关论文
共 50 条
  • [21] A Low-power High-speed Ultra Wideband Pulse Radio System
    Tang, Wei
    Culurciello, Eugenio
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1916 - 1920
  • [22] RETRACTION: Design and implementation of high-speed and low-power consumption Moore-based loopback adder on FPGA
    Kumar, B. N. Mohan
    Rangaraju, H. G.
    INTERNATIONAL JOURNAL OF INTELLIGENT UNMANNED SYSTEMS, 2024,
  • [23] A High-speed Low-power Deep Neural Network on an FPGA based on the Nested RNS: Applied to an Object Detector
    Nakahara, Hiroki
    Sasao, Tsutomu
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [24] MEMS-based high-speed low-power vector display
    Castelino, K
    Milanovic, V
    McCormick, DT
    IEEE/LEOS Optical MEMs 2005: International Conference on Optical MEMs and Their Applications, 2005, : 127 - 128
  • [25] Low-power, high-speed Sb-based HEMTs and HBTS
    Magno, R
    Boos, JB
    Campbell, PM
    Bennett, BR
    Glaser, ER
    Tinkham, BP
    Ancona, MG
    Hobart, KD
    Papanicolaou, NA
    Ikossi, K
    Kruppa, W
    Park, D
    Shanabrook, BV
    Mittereder, J
    Chang, W
    Bass, R
    Mohney, SE
    Wang, S
    Robinson, J
    Tsai, R
    Barsky, M
    Lange, MD
    Gutierrez, A
    STATE-OF-THE-ART PROGRAM ON COMPOUND SEMICONDUCTORS XL (SOTAPOCS XL) AND NARROW BANDGAP OPTOELECTRONIC MATERIALS AND DEVICES II, 2004, 2004 (02): : 191 - 204
  • [26] A Low-Power High-Speed Charge-Steering Comparator for High-Speed Applications
    Hassan, Ali H.
    Aboudina, Mohamed M.
    Refky, Mohamed
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [27] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669
  • [28] HIGH-SPEED AND LOW-POWER GAAS DCFL DIVIDER
    NAGANO, K
    YAGITA, H
    TAMURA, A
    UENOYAMA, T
    TSUJII, H
    NISHII, K
    SAKASHITA, T
    ONUMA, T
    ELECTRONICS LETTERS, 1984, 20 (13) : 549 - 550
  • [29] Special Section on Low-Power and High-Speed Chips
    Egawa, Ryusuke
    Wada, Yasutaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2023, E106C (06) : 301 - 302
  • [30] JOSEPHSON HIGH-SPEED AND LOW-POWER LSI TECHNOLOGY
    TAHARA, S
    NAGASAWA, S
    NUMATA, H
    HASHIMOTO, Y
    YOROZU, S
    MATSUOKA, H
    NEC RESEARCH & DEVELOPMENT, 1995, 36 (01): : 221 - 230