ECRL-based low power flip-flop design

被引:7
|
作者
Ng, KW [1 ]
Lau, KT [1 ]
机构
[1] Nanyang Technol Univ, Div Circuits & Syst, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
efficient charge recovery logic; adiabatic circuits; SR flip-flop; JK flip-flop;
D O I
10.1016/S0026-2692(00)00006-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The efficient charge recovery logic (ECRL) is reported as a promising candidate for low-power applications. However, in the design of digital systems, essential building blocks such as the flip-flops cannot be neglected. In this paper, adiabatic switching or energy recovery technique is used in the design of low-power flip-flops. In particular, SR and JK flip-flop designs based on the ECRL architecture are proposed. From the HSPICE simulation results, these adiabatic Rip-flops have shown significant improvement in terms of power consumption over their CMOS counterparts. In addition, the design of an adiabatic sequential circuit is illustrated using the example of a 4-bit binary counter. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:365 / 370
页数:6
相关论文
共 50 条
  • [31] Low Power Flip-Flop Design Using Tri-State Inverter Logic
    Indira, P.
    Kamaraju, M.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (01) : 19 - 26
  • [32] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [33] Design of a fully-static differential low-power CMOS flip-flop
    Yalcin, T
    Ismailoglu, N
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 331 - 333
  • [34] Design of ternary low-power Domino JKL flip-flop and its application
    汪鹏君
    杨乾坤
    郑雪松
    [J]. Journal of Semiconductors., 2012, 33 (11) - 104
  • [35] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    [J]. ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057
  • [36] Double Gate FinFET Master Slave Flip-Flop Design for Low Power Application
    Gupta, Ankur Kumar
    Akashe, Shyam
    [J]. 2014 INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES), 2014,
  • [37] Design of ternary low-power Domino JKL flip-flop and its application
    Wang Pengjun
    Yang Qiankun
    Zheng Xuesong
    [J]. JOURNAL OF SEMICONDUCTORS, 2012, 33 (11)
  • [38] Low Power PVT robust area efficient pulse triggered Flip-Flop Design
    Indira, P.
    Kamaraju, M.
    [J]. 2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 3016 - 3021
  • [39] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [40] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    [J]. 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +