Spin-Based Fully Nonvolatile Full-Adder Circuit for Computing in Memory

被引:21
|
作者
Amirany, Abdolah [1 ]
Rajaei, Ramin [1 ,2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect Engn, Tehran, Iran
[2] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran, Iran
关键词
Full nonvolatility; low power design; magnetic full-adder (MFA); magnetic tunnel junction (MTJ); spin hall effect (SHE); radiation hardening; LOW-POWER; SRAM CELL; DESIGNS;
D O I
10.1142/S2010324719500073
中图分类号
O59 [应用物理学];
学科分类号
摘要
As CMOS technology scales down toward below 2-digit nanometer dimensions, exponentially increasing leakage power, vulnerability to radiation induced soft errors have become a major problem in today's logic circuits. Emerging spin-based logic circuits and architectures based on nonvolatile magnetic tunnel junction (MTJ) cells show a great potential to overcome the aforementioned issues. However, radiation induced soft errors are still a problem in MTJ-based circuits as they need sequential peripheral CMOS circuits for sensing the MTJs. This paper proposes a novel nonvolatile and low-cost radiation hardened magnetic full adder (MFA). In comparison with the previous designs, the proposed MFA is capable of tolerating particle strikes regardless of the amount of charge induced to a single node and even multiple nodes. Besides, the proposed MFA offers low power operation, low area and high performance as compared with previous counterparts. One of the most important features suggested by the proposed MFA circuit is full nonvolatility. Nonvolatile logic circuits remove the cost of high volume data transactions between memory and logic and also facilitate power gating in logic-in-memory architectures.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Spin-based magnetic random-access memory for high-performance computing
    Cai, Kaiming
    Jin, Tianli
    Lew, Wen Siang
    [J]. NATIONAL SCIENCE REVIEW, 2024, 11 (03)
  • [42] Fully Nonvolatile Hybrid Full Adder Based on SHE plus STT-MTJ/CMOS LIM Architecture
    Barla, Prashanth
    Joshi, Vinod Kumar
    Bhat, Somashekara
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2022, 58 (09)
  • [43] Fabrication of a nonvolatile full adder based on logic-in-memory architecture using magnetic tunnel junctions
    Matsunaga, Shoun
    Hayakawa, Jun
    Ikeda, Shoji
    Miura, Katsuya
    Hasegawa, Haruhiro
    Endoh, Tetsuo
    Ohno, Hideo
    Hanyu, Takahiro
    [J]. APPLIED PHYSICS EXPRESS, 2008, 1 (09) : 0913011 - 0913013
  • [44] Electro-optical hybrid full-adder based on surface plasmon polaritons
    Liang Z.
    Shi Y.
    Yi Y.
    Fan Y.
    Tang P.
    [J]. Optik, 2023, 289
  • [45] Implementation of full adder based on chaos computing
    Yang, Xue-Mei
    Luo, Hong
    Li, Li-Xiang
    Luo, Qun
    Peng, Hai-Peng
    [J]. Wuli Xuebao/Acta Physica Sinica, 2008, 57 (12): : 7506 - 7510
  • [46] Implementation of full adder based on chaos computing
    Yang Xue-Mei
    Luo Hong
    Li Li-Xiang
    Luo Qun
    Peng Hai-Peng
    [J]. ACTA PHYSICA SINICA, 2008, 57 (12) : 7506 - 7510
  • [47] Ultra High Speed CNFET Full-Adder Cell Based on Majority Gates
    Navi, Keivan
    Sharifi, Fazel
    Momeni, Amir
    Keshavarzian, Peiman
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (06) : 932 - 934
  • [48] Investigation of low-power low-voltage circuit techniques for a hybrid full-adder cell
    Hassoune, I
    Neve, A
    Legat, JD
    Flandre, D
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 189 - 197
  • [49] Perspective on spin-based wave-parallel computing
    Kohda, Makoto
    Seki, Takeshi
    Yuminaka, Yasushi
    Uemura, Tetsuya
    Kikuchi, Keito
    Salis, Gian
    [J]. APPLIED PHYSICS LETTERS, 2023, 123 (19)
  • [50] Spin-based Quantum Dot Quantum Computing in Silicon
    Eriksson, Mark A.
    Friesen, Mark
    Coppersmith, Susan N.
    Joynt, Robert
    Klein, Levente J.
    Slinker, Keith
    Tahan, Charles
    Mooney, P. M.
    Chu, J. O.
    Koester, S. J.
    [J]. QUANTUM INFORMATION PROCESSING, 2004, 3 (1-5) : 133 - 146