Hardware-Efficient Deconvolution-Based GAN for Edge Computing

被引:2
|
作者
Alhussain, Azzam [1 ]
Lin, Mingjie [1 ]
机构
[1] Univ Cent Florida, Coll Engn & Comp Sci, Orlando, FL 32816 USA
关键词
GAN; FPGA; Deep Learning; Neural Network;
D O I
10.1109/CISS53076.2022.9751185
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Generative Adversarial Networks (GAN) are cutting-edge algorithms for generating new data samples based on the learned data distribution. However, its performance comes at a significant cost in terms of computation and memory requirements. In this paper, we proposed an HW/SW co-design approach for training quantized deconvolution GAN (QDCGAN) implemented on FPGA using a scalable streaming dataflow architecture capable of achieving higher throughput versus resource utilization trade-off. The developed accelerator is based on an efficient deconvolution engine that offers high parallelism with respect to scaling factors for GAN-based edge computing. Furthermore, various precisions, datasets, and network scalability were analyzed for low-power inference on resource-constrained platforms. Lastly, an end-to-end open-source framework is provided for training, implementation, state-space exploration, and scaling the inference using Vivado high-level synthesis for Xilinx SoC-FPGAs, and a comparison testbed with Jetson Nano.
引用
收藏
页码:172 / 176
页数:5
相关论文
共 50 条
  • [31] Hardware-Efficient Bilateral Filtering for Stereo Matching
    Yang, Qingxiong
    [J]. IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 2014, 36 (05) : 1026 - 1032
  • [32] A novel hardware-efficient CPG model based on asynchronous cellular automaton
    Takeda, Kentaro
    Torikai, Hiroyuki
    [J]. IEICE ELECTRONICS EXPRESS, 2018, 15 (11):
  • [33] On Constructing Secure and Hardware-Efficient Invertible Mappings
    Dubrova, Elena
    [J]. 2016 IEEE 46TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2016), 2016, : 211 - 216
  • [34] A Hardware-Efficient Logarithmic Multiplier with Improved Accuracy
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    [J]. 2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 928 - 931
  • [35] DESIGN SPACE EXPLORATION FOR HARDWARE-EFFICIENT STOCHASTIC COMPUTING: A CASE STUDY ON DISCRETE COSINE TRANSFORMATION
    Yuan, Bo
    Zhang, Chuan
    Wang, Zhongfeng
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING PROCEEDINGS, 2016, : 6555 - 6559
  • [36] Hardware-Efficient Autonomous Quantum Memory Protection
    Leghtas, Zaki
    Kirchmair, Gerhard
    Vlastakis, Brian
    Schoelkopf, Robert J.
    Devoret, Michel H.
    Mirrahimi, Mazyar
    [J]. PHYSICAL REVIEW LETTERS, 2013, 111 (12)
  • [37] DECPHOT: An optimal deconvolution-based photometric reduction method
    Gillon, M.
    Magain, P.
    Chantry, V.
    Letawe, G.
    Sohy, S.
    Courbin, F.
    Pont, F.
    Moutou, C.
    [J]. TRANSITING EXTRASOLAR PLANETS WORKSHOP, 2007, 366 : 113 - +
  • [38] HARDWARE-EFFICIENT ENCRYPTION ENCODER AND DECODER UNIT
    Adamo, Oluwayomi
    Fu, Shengli
    Varanasi, Murali
    [J]. 2008 IEEE MILITARY COMMUNICATIONS CONFERENCE: MILCOM 2008, VOLS 1-7, 2008, : 1062 - 1067
  • [39] DECONVOLUTION-BASED SCORE TESTS IN MEASUREMENT ERROR MODELS
    STEFANSKI, LA
    CARROLL, RJ
    [J]. ANNALS OF STATISTICS, 1991, 19 (01): : 249 - 259
  • [40] Deconvolution-based image enhancement for optical coherence tomography
    Mendroch, Damian
    Bauer, Niklas
    Harings, David
    Heisterkamp, Alexander
    [J]. BIOMEDICAL SPECTROSCOPY, MICROSCOPY, AND IMAGING III, 2024, 13006