Hardware-Efficient Deconvolution-Based GAN for Edge Computing

被引:2
|
作者
Alhussain, Azzam [1 ]
Lin, Mingjie [1 ]
机构
[1] Univ Cent Florida, Coll Engn & Comp Sci, Orlando, FL 32816 USA
关键词
GAN; FPGA; Deep Learning; Neural Network;
D O I
10.1109/CISS53076.2022.9751185
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Generative Adversarial Networks (GAN) are cutting-edge algorithms for generating new data samples based on the learned data distribution. However, its performance comes at a significant cost in terms of computation and memory requirements. In this paper, we proposed an HW/SW co-design approach for training quantized deconvolution GAN (QDCGAN) implemented on FPGA using a scalable streaming dataflow architecture capable of achieving higher throughput versus resource utilization trade-off. The developed accelerator is based on an efficient deconvolution engine that offers high parallelism with respect to scaling factors for GAN-based edge computing. Furthermore, various precisions, datasets, and network scalability were analyzed for low-power inference on resource-constrained platforms. Lastly, an end-to-end open-source framework is provided for training, implementation, state-space exploration, and scaling the inference using Vivado high-level synthesis for Xilinx SoC-FPGAs, and a comparison testbed with Jetson Nano.
引用
收藏
页码:172 / 176
页数:5
相关论文
共 50 条
  • [21] Acoustic Source Localization and Deconvolution-Based Separation
    Bai, Mingsian R.
    Kuo, Chia-Hao
    JOURNAL OF COMPUTATIONAL ACOUSTICS, 2015, 23 (02)
  • [22] Deconvolution-based methods to extract uncertainty components
    Ferrero, Alessandro
    Salicone, Simona
    Jetti, Harshab Vardhana
    Ronaghi, Sina
    MEASUREMENT SCIENCE AND TECHNOLOGY, 2024, 35 (01)
  • [23] Hardware-Efficient Template-Based Deep CNNs Accelerator Design
    Alhussain, Azzam
    Lin, Mingjie
    2022 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, ARCHITECTURE AND STORAGE (NAS), 2022, : 9 - 12
  • [24] HARDWARE-EFFICIENT STEREO ESTIMATION USING A RESIDUAL-BASED APPROACH
    Sharma, Abhishek A.
    Neelathalli, Kaustubh
    Marculescu, Diana
    Nurvitadhi, Eriko
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2693 - 2696
  • [25] Hardware-Efficient DOA Estimation Method Based on Digital Channelization Receiver
    Guo, Rui
    Fan, Xiaolei
    Zhang, Yue
    Lin, Qianqiang
    Chen, Zengping
    MILLIMETRE WAVE AND TERAHERTZ SENSORS AND TECHNOLOGY IX, 2016, 9993
  • [26] A hardware-efficient DAC for direct digital synthesis
    Jensen, HT
    Galton, I
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 97 - 100
  • [27] A Novel Hardware-Efficient Cochlea Model based on Asynchronous Cellular Automaton
    Izawa, Masato
    Torikai, Hiroyuki
    2015 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2015,
  • [28] Hardware-efficient computing architecture for motion compensation interpolation in H.264 video coding
    Lie, WN
    Yeh, HC
    Lin, TCI
    Chen, CF
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2136 - 2139
  • [29] Conv-inheritance: A hardware-efficient method to compress convolutional neural networks for edge applications
    Yang, Yang
    Wang, Chao
    Gong, Lei
    Wu, Min
    Zhou, Xuehai
    NEUROCOMPUTING, 2022, 487 : 172 - 180
  • [30] On Constructing Secure and Hardware-Efficient Invertible Mappings
    Dubrova, Elena
    2016 IEEE 46TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2016), 2016, : 211 - 216