Finite Element Analyses for Critical Designs of Low-Cost Wafer-Level Chip Scale Packages

被引:10
|
作者
Hsieh, Ming-Che [1 ]
机构
[1] STATS ChipPAC Taiwan Corp Ltd, Hsinchu 307, Taiwan
关键词
Finite-element analysis (FEA); parametric study; stress analysis; thermal cycling test (TCT); wafer-level chip scale package (WLCSP); SOLDER JOINT RELIABILITY; THERMOMECHANICAL RELIABILITY;
D O I
10.1109/TCPMT.2013.2290796
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With the advantages of high performance and low cost, the wafer-level chip scale package (WLCSP) is widely used in integrated circuit fabrication today with rapidly growing demand in the semiconductor packaging industry. As WLCSP moves toward thinner, smaller, lower cost, and fine-pitch package designs to meet the increasing requirements of electronic products, a lot of challenges need to be overcome. The most important challenge is preventing failure and enhancing package reliability. To understand the mechanical behaviors of WLCSP, comprehensive finite-element analyses (FEAs) for various WLCSP structures, including the general design with one under-bump-metallurgy layer, one redistribution layer (RDL), and two polymer layers on a passivated wafer (called 2P2M WLCSP in this paper, which means that there are two polymer layers and two metal layers on the passivated wafer), the low-cost designs of 2P1M WLCSP (with two polymer layers and only one RDL on a passivated wafer) as well as 1P1M WLCSP (with only one polymer layer and one RDL on a passivated wafer) were carried out. Different parameters in WLCSP were investigated to look for critical factors that impact the corresponding stresses. Moreover, the board level reliability thermal cycling test that followed JEDEC standard was used, which suggested that the solder cracks were observed mostly near the intermetallic compound layer in WLCSP structures and aligned with the FEA results. Hence, by employing reliable modeling, not only can the critical factors that affect the stress responses be obtained but also can the proper parameters to provide the best reliability in WLCSP be determined. This paper offers a good reference and can effectively serve as design guidelines in cases of significant factor selection analyses on WLCSP designs.
引用
收藏
页码:451 / 458
页数:8
相关论文
共 50 条
  • [1] Solder Joint Fatigue Life Prediction in Large Size and Low Cost Wafer-Level Chip Scale Packages
    Hsieh, Ming-Che
    Tzeng, Su-Lan
    [J]. 2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 496 - 501
  • [2] Cyclic bending reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Wang, Tong Hong
    Tsai, Han-Hui
    Jen, Ming-Hwa R.
    [J]. MICROELECTRONICS RELIABILITY, 2007, 47 (01) : 111 - 117
  • [3] Ball impact responses of wafer-level chip-scale packages
    Lai, Yi-Shao
    Chang, Hsiao-Chuan
    Yeh, Chang-Lin
    [J]. 2006 INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY CONFERENCE TAIWAN (IMPACT), PROCEEDINGS, 2006, : 127 - +
  • [4] Low-Cost Wafer-Level Vacuum Packaging for MEMS
    Roland Gooch
    Thomas Schimert
    [J]. MRS Bulletin, 2003, 28 : 55 - 59
  • [5] Low-cost wafer-level vacuum packaging for MEMS
    Gooch, R
    Schimert, T
    [J]. MRS BULLETIN, 2003, 28 (01) : 55 - 59
  • [6] Electromigration Reliability of Redistribution Lines in Wafer-level Chip-Scale Packages
    Lai, Yi-Shao
    Kao, Chin-Li
    Chiu, Ying-Ta
    Appelt, Bernd K.
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 326 - 331
  • [7] Characterizations of ball impact responses of wafer-level chip-scale packages
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chang, Hsiao-Chuan
    Kao, Chin-Li
    [J]. JOURNAL OF ALLOYS AND COMPOUNDS, 2008, 450 (1-2) : 238 - 244
  • [8] An experimental investigation of current stressing on wafer-level chip-scale packages
    Lai, Yi-Shao
    Kung, Heng-Yu
    Chen, Po-Ying
    Yeh, Wen-Kuan
    [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 582 - 584
  • [9] Wafer-level film selection for stacked-die chip scale packages
    Shi, Daniel
    Fan, Xuejun
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1731 - +
  • [10] A Hybrid Finite Element Modeling: Artificial Neural Network Approach for Predicting Solder Joint Fatigue Life in Wafer-Level Chip Scale Packages
    Chen, Zhiwen
    Zhang, Zhao
    Dong, Fang
    Liu, Sheng
    Liu, Li
    [J]. JOURNAL OF ELECTRONIC PACKAGING, 2021, 143 (01)