Finite Element Analyses for Critical Designs of Low-Cost Wafer-Level Chip Scale Packages

被引:10
|
作者
Hsieh, Ming-Che [1 ]
机构
[1] STATS ChipPAC Taiwan Corp Ltd, Hsinchu 307, Taiwan
关键词
Finite-element analysis (FEA); parametric study; stress analysis; thermal cycling test (TCT); wafer-level chip scale package (WLCSP); SOLDER JOINT RELIABILITY; THERMOMECHANICAL RELIABILITY;
D O I
10.1109/TCPMT.2013.2290796
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With the advantages of high performance and low cost, the wafer-level chip scale package (WLCSP) is widely used in integrated circuit fabrication today with rapidly growing demand in the semiconductor packaging industry. As WLCSP moves toward thinner, smaller, lower cost, and fine-pitch package designs to meet the increasing requirements of electronic products, a lot of challenges need to be overcome. The most important challenge is preventing failure and enhancing package reliability. To understand the mechanical behaviors of WLCSP, comprehensive finite-element analyses (FEAs) for various WLCSP structures, including the general design with one under-bump-metallurgy layer, one redistribution layer (RDL), and two polymer layers on a passivated wafer (called 2P2M WLCSP in this paper, which means that there are two polymer layers and two metal layers on the passivated wafer), the low-cost designs of 2P1M WLCSP (with two polymer layers and only one RDL on a passivated wafer) as well as 1P1M WLCSP (with only one polymer layer and one RDL on a passivated wafer) were carried out. Different parameters in WLCSP were investigated to look for critical factors that impact the corresponding stresses. Moreover, the board level reliability thermal cycling test that followed JEDEC standard was used, which suggested that the solder cracks were observed mostly near the intermetallic compound layer in WLCSP structures and aligned with the FEA results. Hence, by employing reliable modeling, not only can the critical factors that affect the stress responses be obtained but also can the proper parameters to provide the best reliability in WLCSP be determined. This paper offers a good reference and can effectively serve as design guidelines in cases of significant factor selection analyses on WLCSP designs.
引用
下载
收藏
页码:451 / 458
页数:8
相关论文
共 50 条
  • [21] Reliability of Wafer Level Chip Scale Packages
    Rongen, R.
    Roucou, R.
    vd Wel, P. J.
    Voogt, F.
    Swartjes, F.
    Weide-Zaage, K.
    MICROELECTRONICS RELIABILITY, 2014, 54 (9-10) : 1988 - 1994
  • [22] Wafer scale packaging based on underfill applied at the wafer level for low-cost flip chip processing
    Johnson, C.Dustin
    Baldwin, Daniel F.
    Proceedings - Electronic Components and Technology Conference, 1999, : 950 - 954
  • [23] Wafer scale packaging based on underfill applied at the wafer level for low-cost flip chip processing
    Johnson, CD
    Baldwin, DF
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 950 - 954
  • [24] Processability and electrical characteristics of glass substrates for RF wafer-level chip-scale packages
    Polyakov, A
    Mendes, PM
    Sinaga, SM
    Bartek, M
    Rejaei, B
    Correia, JH
    Burghartz, JN
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 875 - 880
  • [25] On-chip isolation in wafer-level chip-scale packages: Substrate thinning and circuit partitioning by trenches
    Sinaga, SM
    Polyakov, A
    Bartek, M
    Burghartz, JN
    2003 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2003, 5288 : 768 - 773
  • [26] Modeling Correlation for Solder Joint Fatigue Life Estimation in Wafer-Level Chip Scale Packages
    Hsieh, Ming-Che
    2015 10TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2015, : 65 - 68
  • [27] Reliability Modeling of Lead-Free Solder Joints in Wafer-Level Chip Scale Packages
    Zhao, Jie-Hua
    Gupta, Vikas
    Lohia, Alok
    Edwards, Darvin
    JOURNAL OF ELECTRONIC PACKAGING, 2010, 132 (01) : 0110051 - 0110056
  • [28] Design and Fabrication of a Low-cost Wafer-level Packaging for RF Devices
    Lim, Jae-Hwan
    Ryu, Jee-Youl
    Choi, Hyun-Jin
    Choi, Woo-Chang
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2014, 15 (02) : 91 - 95
  • [29] Structural design optimization for board-level drop reliability of wafer-level chip-scale packages
    Tsai, Tsung-Yueh
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chen, Rong-Sheng
    MICROELECTRONICS RELIABILITY, 2008, 48 (05) : 757 - 762
  • [30] Multifunctional Coatings for Wafer-Level Chip Scale Packaging
    Stapleton, Russell
    zoba, Dave
    Brannen, Candice
    Hough, Paul
    2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 69 - +