Package-Level Thermal Management of a 3D Embedded Wafer Level Package

被引:0
|
作者
Han, Yong [1 ]
Zheng, Boyu [1 ]
Choong, Chong Ser [1 ]
Jung, Boo Yang [1 ]
Zhang, Xiaowu [1 ]
机构
[1] Inst Microelect, Singapore 117685, Singapore
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
As the embedded wafer-level packaging (eWLP) technology evolves to capitalize on package-on-package (POP) technology, thermal analysis has been performed to investigate and improve the heat dissipation capability of the 3D package structure. 3D simulation models have been built to study the impact of the thermal properties (underfill material, passivation layer and mold compound) and geometries (over mold, passivation layer and Cu layer in RDL) on the package thermal performance. We also analyzed the thermal effect of the Cu percentage in each RDL layer. The top heat spreader, thermal via any, bottom heat dissipation plate and two types of top thermal cases have employed to enhance the heat dissipation capability. In baseline conditions, without any enhancement structure, the 85 degrees C temperature limit can be met, at a max total PoP power dissipation of 2W (Logic: 1.5W, memory: 0.5W). In the mobile device scenario, passive cooling solutions have been applied to the PoP structure, and a total power of 4W can be accommodated with the proposed cooling structures.
引用
收藏
页码:78 / 82
页数:5
相关论文
共 50 条
  • [21] Transient-induced latch-up test setup for wafer-level and package-level
    Bonfert, D.
    Gieser, H.
    Wolf, H.
    Frank, M.
    Konrad, A.
    Schulz, J.
    [J]. MICROELECTRONICS RELIABILITY, 2006, 46 (9-11) : 1629 - 1633
  • [22] Thermo-mechanical Reliability Study on Package on Package (PoP) with Embedded Wafer Level Package (eWLP)
    Chen, Zhaohui
    Jung, Boo Yang
    Lim, Sharon Pei Siang
    Dexter, Sorono Velez
    Ho, David Soon Wee
    Zhang, Xiaowu
    [J]. 2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 812 - 816
  • [23] Double Side Redistribution Layer Process on Embedded Wafer Level Package for Package on Package (PoP) Applications
    Ho, Soon Wee
    Danie, Fernardez Moses
    Siow, Li Yan
    SeeToh, Wai Hong
    Lee, Wen Sheng
    Chong, Ser Choong
    Rao, Vempati Srinivasa
    [J]. 2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 383 - 387
  • [24] Development of Advanced Fan-out Wafer Level Package (embedded Wafer Level BGA)
    Jin, Yonggang
    Teysseyre, Jerome
    Liu, Anandan Ramasy Yun
    Goh, George
    Yoon, S. W.
    [J]. 2012 35TH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM (IEMT), 2012,
  • [25] Comparison of Wafer-Level With Package-Level CDM Stress Facilitated by Real-Time Probing
    Jack, Nathan
    Shukla, Vrashank
    Rosenbaum, Elyse
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (04) : 522 - 530
  • [26] Chip-Level and Package-Level Thermal Constraints in Power Semiconductor Switch Modules
    Shenai, Krishna
    [J]. 2015 IEEE INTERNATIONAL WORKSHOP ON INTEGRATED POWER PACKAGING (IWIPP), 2015, : 79 - 82
  • [27] JOINT DEVELOPMENT OF A PACKAGE-LEVEL THERMAL INTERFACE MATERIAL TEST SYSTEM
    Chen, Yanshu
    Pecavar, Stanley
    Gektin, Vadinn
    [J]. IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 2, 2010, : 615 - 618
  • [28] A Novel 3D IC Wafer-Level-Package for New Wave MEMS
    Huang, Che-Hau
    Schuler-Wakins, Sebastian
    Ou, Ying-Te
    Wang, Yung-Hui
    Reichenbach, Ralf
    Polityko, David
    Hansen, Uwe
    [J]. 2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 603 - 608
  • [29] 3D Wafer Level Compression Molding Process Development For Image Sensor Package
    Ma, Shuying
    Li, Mengqiang
    Xiao, Zhiyi
    Huang, Xiaohua
    Yu, Daquan
    [J]. 2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 505 - 509
  • [30] Etching Process Development for 3D Wafer Level Via Last TSV Package
    Ren, Yulong
    Geng, Fei
    Sun, Peng
    Sun, Yanan
    Sima, Ge
    [J]. 2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 296 - 300