From massively parallel image processors to fault-tolerant nanocomputers

被引:4
|
作者
Han, H [1 ]
Jonker, P [1 ]
机构
[1] Delft Univ Technol, Fac Appl Phys, Quantitat Imaging Grp, NL-2628 CJ Delft, Netherlands
来源
PROCEEDINGS OF THE 17TH INTERNATIONAL CONFERENCE ON PATTERN RECOGNITION, VOL 3 | 2004年
关键词
D O I
10.1109/ICPR.2004.1334455
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Parallel processors such as SIMD computers have been successfully used in various areas of high performance image and data processing. Due to their characteristics of highly regular structures and mainly local interconnections, SIMD or SIMD-like architectures have been proposed for a large-scale integration of recently developed quantum and nanoelectronic devices. In this paper, we present a fault-tolerant technique suitable for an implementation in nanoelectronics, the triplicated interwoven redundancy (TIR). The TIR is a general class of triple modular redundancy (TMR), but implemented with random interconnections. A prototype structure for an image processor is proposed for the implementation of the TIR technique and a simulation based reliability model is used to investigate its fault-tolerance. The TIR is extended to higher orders, namely, the N-tuple interwoven redundancy (NIR), to achieve higher system reliabilities. It is shown that the reliability of a general TIR circuit is, in most cases, comparable with that of an equivalent TMR circuit, and that the design and implementation of restorative devices (voters) are important for the NIR (TIR) structure. Our study indicates that the NIR (TIR) is in particular suitable for an implementation by the manufacturing process of stochastically molecular assembly, and that it may be an effective fault-tolerant technique for a massively parallel architecture based on molecular or nanoelectronic devices.
引用
收藏
页码:2 / 7
页数:6
相关论文
共 50 条
  • [41] SUPPORTING FAULT-TOLERANT PARALLEL PROGRAMMING IN LINDA
    BAKKEN, DE
    SCHLICHTING, RD
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1995, 6 (03) : 287 - 302
  • [42] A temporal model for fault-tolerant parallel programs
    Slimani, Y
    Majdoub, L
    PROCEEDINGS OF THE SIXTH IEEE COMPUTER SOCIETY WORKSHOP ON FUTURE TRENDS OF DISTRIBUTED COMPUTING SYSTEMS, 1997, : 304 - 309
  • [43] Fault-tolerant interface between quantum memories and quantum processors
    Nautrup, Hendrik Poulsen
    Friis, Nicolai
    Briegel, Hans J.
    NATURE COMMUNICATIONS, 2017, 8
  • [44] Analysis and Optimization of Fault-Tolerant Embedded Systems with Hardened Processors
    Izosimov, Viacheslav
    Polian, Ilia
    Pop, Paul
    Eles, Petru
    Peng, Zebo
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 682 - +
  • [45] Fault-tolerant interface between quantum memories and quantum processors
    Hendrik Poulsen Nautrup
    Nicolai Friis
    Hans J. Briegel
    Nature Communications, 8
  • [46] Optimal fault-tolerant design approach for VLSI array processors
    Zhang, CN
    Bachtiar, TM
    Chou, WK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1997, 144 (01): : 15 - 21
  • [48] A multilevel fault model for integrated parallel fault-tolerant systems
    Fechner, Bernhard
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2012, 24 (07): : 687 - 698
  • [49] ADVANTAGES OF MASSIVELY PARALLEL PROCESSORS
    ISHII, M
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1993, 29 (01): : 3 - 5
  • [50] Massively Parallel Server Processors
    Agrawal, Varun
    Dinani, Mina Abbasi
    Shui, Yuxuan
    Ferdman, Michael
    Honarmand, Nima
    IEEE COMPUTER ARCHITECTURE LETTERS, 2019, 18 (01) : 75 - 78