From massively parallel image processors to fault-tolerant nanocomputers

被引:4
|
作者
Han, H [1 ]
Jonker, P [1 ]
机构
[1] Delft Univ Technol, Fac Appl Phys, Quantitat Imaging Grp, NL-2628 CJ Delft, Netherlands
关键词
D O I
10.1109/ICPR.2004.1334455
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Parallel processors such as SIMD computers have been successfully used in various areas of high performance image and data processing. Due to their characteristics of highly regular structures and mainly local interconnections, SIMD or SIMD-like architectures have been proposed for a large-scale integration of recently developed quantum and nanoelectronic devices. In this paper, we present a fault-tolerant technique suitable for an implementation in nanoelectronics, the triplicated interwoven redundancy (TIR). The TIR is a general class of triple modular redundancy (TMR), but implemented with random interconnections. A prototype structure for an image processor is proposed for the implementation of the TIR technique and a simulation based reliability model is used to investigate its fault-tolerance. The TIR is extended to higher orders, namely, the N-tuple interwoven redundancy (NIR), to achieve higher system reliabilities. It is shown that the reliability of a general TIR circuit is, in most cases, comparable with that of an equivalent TMR circuit, and that the design and implementation of restorative devices (voters) are important for the NIR (TIR) structure. Our study indicates that the NIR (TIR) is in particular suitable for an implementation by the manufacturing process of stochastically molecular assembly, and that it may be an effective fault-tolerant technique for a massively parallel architecture based on molecular or nanoelectronic devices.
引用
收藏
页码:2 / 7
页数:6
相关论文
共 50 条
  • [31] Time-shared TMR for fault-tolerant CORDIC processors
    Kwak, JH
    Piuri, V
    Swartzlander, EE
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 1241 - 1244
  • [32] FAULT-TOLERANT SERIAL-PARALLEL MULTIPLIER
    CHEN, LG
    CHEN, TH
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1991, 138 (04): : 276 - 280
  • [33] A fault-tolerant parallel heuristic for assignment problems
    Talbi, EG
    Hafidi, Z
    Kebbal, D
    Geib, JM
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 1998, 14 (5-6): : 425 - 438
  • [34] A fault-tolerant parallel heuristic for assignment problems
    Talbi, EG
    Geib, JM
    Hafidi, Z
    Kebbal, D
    PARALLEL AND DISTRIBUTED PROCESSING, 1998, 1388 : 306 - 314
  • [35] A Communication Framework for Fault-Tolerant Parallel Execution
    Kanna, Nagarajan
    Subhlok, Jaspal
    Gabriel, Edgar
    Rohit, Eshwar
    Anderson, David
    LANGUAGES AND COMPILERS FOR PARALLEL COMPUTING, 2010, 5898 : 1 - +
  • [36] Fault-Tolerant Adaptive Parallel and Distributed Simulation
    D'Angelo, Gabriele
    Ferretti, Stefano
    Marzolla, Moreno
    Armaroli, Lorenzo
    2016 IEEE/ACM 20TH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED SIMULATION AND REAL TIME APPLICATIONS (DS-RT), 2016, : 37 - 44
  • [37] Fault-Tolerant Deployment of Dataflow Applications Using Virtual Processors
    van Kampenhout, Reinier
    Stuijk, Sander
    Goossens, Kees
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 77 - 84
  • [38] Dynamic Fault-tolerant Design for Array Processors Based on Immunology
    Wu Ze-jun
    Wang Xin-an
    Li Guo-liang
    2ND IEEE INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER CONTROL (ICACC 2010), VOL. 5, 2010, : 16 - 20
  • [39] Fault-Tolerant Parallel Execution of Workflows with Deadlines
    Eitschberger, Patrick
    Keller, Joerg
    2017 25TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING (PDP 2017), 2017, : 78 - 84
  • [40] Design-for-testability and fault-tolerant techniques for FFT processors
    Lu, SK
    Shih, JS
    Huang, SC
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) : 732 - 741