A Fault Tolerance Technique for Combinational Circuits Based on Selective-Transistor Redundancy

被引:29
|
作者
Sheikh, Ahmad T. [1 ]
El-Maleh, Aiman H. [2 ]
Elrabaa, Muhammad E. S. [2 ]
Sait, Sadiq M. [2 ]
机构
[1] King Fahd Univ Petr & Minerals, Coll Comp Sci & Engn, Dhahran 31261, Saudi Arabia
[2] King Fahd Univ Petr & Minerals, Dept Comp Engn, Dhahran 31261, Saudi Arabia
关键词
Fault tolerance; logic synthesis; radiation hardening; single event multiple upsets; single event transient (SET); single event upset (SEU); soft error tolerance; SEQUENTIAL-CIRCUITS; SOFT ERRORS; DESIGN; MITIGATION; CHARGE; LOGIC; NANOTECHNOLOGY; TECHNOLOGIES; ARCHITECTURE; SIMULATION;
D O I
10.1109/TVLSI.2016.2569532
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With fabrication technology reaching nanolevels, systems are becoming more prone to manufacturing defects with higher susceptibility to soft errors. This paper is focused on designing combinational circuits for soft error tolerance with minimal area overhead. The idea is based on analyzing random pattern testability of faults in a circuit and protecting sensitive transistors, whose soft error detection probability is relatively high, until desired circuit reliability is achieved or a given area overhead constraint is met. Transistors are protected based on duplicating and sizing a subset of transistors necessary for providing the protection. In addition to that, a novel gate-level reliability evaluation technique is proposed that provides similar results to reliability evaluation at the transistor level (using SPICE) with the orders of magnitude reduction in CPU time. LGSynth'91 benchmark circuits are used to evaluate the proposed algorithm. Simulation results show that the proposed algorithm achieves better reliability than other transistor sizing-based techniques and the triple modular redundancy technique with significantly lower area overhead for 130-nm process technology at a ground level.
引用
收藏
页码:224 / 237
页数:14
相关论文
共 50 条
  • [41] Fast Power Overhead Prediction for Hardware Redundancy-based Fault Tolerance
    Scharoba, Stefan
    Vierhaus, Heinrich T.
    2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 265 - 270
  • [42] On Designing Robust Path-Delay Fault Testable Combinational Circuits based on Functional Properties
    Mitra, Rupali
    Das, Debesh K.
    Bhattacharya, Bhargab B.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 203 - 208
  • [43] Efficient test compaction for combinational circuits based on Fault detection count-directed clustering
    El-Maleh, A.
    Khursheed, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (04): : 364 - 368
  • [44] A fault tolerance method based on switch redundancy for shunt active power filter
    Chen, Dongdong
    Xiao, Long
    Lian, Hemiu
    Xu, Zhenming
    ENERGY REPORTS, 2021, 7 : 449 - 457
  • [45] MULTIPLE FAULT-DIAGNOSIS IN COMBINATIONAL-CIRCUITS BASED ON AN EFFECT-CAUSE ANALYSIS
    ABRAMOVICI, M
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (06) : 451 - 460
  • [46] Design of Fault Tolerant Digital Integrated Circuits based on Quadded Transistor Logic
    Rohanipoor, Mohammad Reza
    Ghavami, Behnam
    Raji, Mohsen
    2016 EIGHTH INTERNATIONAL CONFERENCE ON INFORMATION AND KNOWLEDGE TECHNOLOGY (IKT), 2016, : 188 - 192
  • [47] A technique for fault tolerance assessment of COTS based systems
    Alexandersson, R
    Chaitanya, DK
    Öhman, P
    Siraj, Y
    COMPUTER SAFETY, RELIABILITY, AND SECURITY, PROCEEDINGS, 2005, 3688 : 165 - 178
  • [48] A technique for fault tolerance assessment of COTS based systems
    Alexandersson, Ruben
    Krishna Chaitanya, D.
    Öhman, Peter
    Siraj, Yasir
    Lect. Notes Comput. Sci., (165-178):
  • [49] Fault diagnosis of electronic circuits based on data fusion technique
    Li Jimin
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL III, 2007, : 647 - 650
  • [50] Fault diagnosis of analog circuits with model-based technique
    Catelani, M
    Giraldi, S
    WHERE INSTRUMENTATION IS GOING - CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 1998, : 501 - 504