Probability based partial triple modular redundancy technique for reconfigurable architectures

被引:0
|
作者
Baloch, S. [1 ]
Arslan, T. [1 ,2 ]
Stoica, A. [1 ,3 ]
机构
[1] Univ Edinburgh, Sch Elect & Engn, Mayfield Rd,Kings Bldg, Edinburgh EH9 3JL, Midlothian, Scotland
[2] Inst Syst Level Integrat, Alba Ctr, Livingston EH54 7EG, Scotland
[3] NASA, Jet Prop Lab, Pasadena, CA 91109 USA
关键词
D O I
暂无
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
This paper represents a design technique for hardening combinational circuits mapped onto any reconfigurable architecture. An effective and simple algorithm for signal probabilities has been used to detect SEU sensitive gates for a given combinational circuit. The circuit can be hardened against radiation effects by applying triple modular redundancy (TMR) technique to only these sensitive gates. PTMR is tested against different circuits to prove its efficacy. With a small loss of SEU immunity, the proposed PTMR scheme can greatly reduce the area overhead as compare to TMR technique. PTMR scheme along with reconfiguration feature of FPGAs can result into a very effective SEU mitigation technique.
引用
收藏
页码:2946 / +
页数:3
相关论文
共 50 条
  • [41] Triple Modular Redundancy Used in Field Programmable Neural Networks
    Krcma, Martin
    Kotasek, Zdenek
    Lojda, Jakub
    2017 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2017,
  • [42] Comparative redundancy, an alternative to triple modular redundant system design
    Philp, Kenneth W.
    Deans, Norman D.
    Microelectronics Reliability, 1997, 37 (04): : 581 - 585
  • [43] Double Modular Redundancy (DMR) Based Fault Tolerance Technique for Combinational Circuits
    Sheikh, Ahmad T.
    El-Maleh, Aiman H.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (06)
  • [44] THE USE OF TRIPLE-MODULAR REDUNDANCY TO IMPROVE COMPUTER RELIABILITY
    LYONS, RE
    VANDERKULK, W
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1962, 6 (02) : 200 - 209
  • [45] Magnetic Dynamic Polymers for Modular Assembling and Reconfigurable Morphing Architectures
    Kuang, Xiao
    Wu, Shuai
    Ze, Qiji
    Yue, Liang
    Jin, Yi
    Montgomery, S. Macrae
    Yang, Fengyuan
    Qi, H. Jerry
    Zhao, Ruike
    ADVANCED MATERIALS, 2021, 33 (30)
  • [46] Double cell upsets mitigation through triple modular redundancy
    Li, Yuanqing
    Breitenreiter, Anselm
    Andjelkovic, Marko
    Chen, Junchao
    Babic, Milan
    Krstic, Milos
    MICROELECTRONICS JOURNAL, 2020, 96
  • [47] Design and implementation of a triple modular redundancy emergency trip system
    University of Electronic Science and Technology of China, Chengdu 610054, China
    不详
    Dianli Xitong Zidonghue, 2009, 7 (52-56):
  • [48] Key Technology and Development of Triple Modular Redundancy Tool for FPGA
    Chen Lei
    Zhang Yaowei
    Wang Shuo
    Zhou Jing
    Tian Chunsheng
    Pang Yongjiang
    Ma Xiaojing
    Zhou Chong
    Du Zhong
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2022, 44 (06) : 2230 - 2244
  • [49] TRANSIENT FAILURES IN TRIPLE MODULAR REDUNDANCY SYSTEMS WITH SEQUENTIAL MODULES
    WAKERLY, JF
    IEEE TRANSACTIONS ON COMPUTERS, 1975, C 24 (05) : 570 - 573
  • [50] Comparative redundancy, an alternative to triple modular redundant system design
    Philp, KW
    Deans, ND
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (04): : 581 - 585