Probability based partial triple modular redundancy technique for reconfigurable architectures

被引:0
|
作者
Baloch, S. [1 ]
Arslan, T. [1 ,2 ]
Stoica, A. [1 ,3 ]
机构
[1] Univ Edinburgh, Sch Elect & Engn, Mayfield Rd,Kings Bldg, Edinburgh EH9 3JL, Midlothian, Scotland
[2] Inst Syst Level Integrat, Alba Ctr, Livingston EH54 7EG, Scotland
[3] NASA, Jet Prop Lab, Pasadena, CA 91109 USA
关键词
D O I
暂无
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
This paper represents a design technique for hardening combinational circuits mapped onto any reconfigurable architecture. An effective and simple algorithm for signal probabilities has been used to detect SEU sensitive gates for a given combinational circuit. The circuit can be hardened against radiation effects by applying triple modular redundancy (TMR) technique to only these sensitive gates. PTMR is tested against different circuits to prove its efficacy. With a small loss of SEU immunity, the proposed PTMR scheme can greatly reduce the area overhead as compare to TMR technique. PTMR scheme along with reconfiguration feature of FPGAs can result into a very effective SEU mitigation technique.
引用
收藏
页码:2946 / +
页数:3
相关论文
共 50 条
  • [21] Decreasing FIT with Diverse Triple Modular Redundancy in SRAM-based FPGAs
    Tambara, Lucas A.
    Kastensmidt, Fernando Lima
    Rech, Paolo
    Frost, Christopher
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 153 - 158
  • [22] Design of a safety clock system based on triple-single modular redundancy
    Jin, Depeng
    Liu, Yidong
    Che, Huijun
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 2010, 50 (10): : 1718 - 1722
  • [23] On the optimal design of triple modular redundancy logic for SRAM-based FPGAs
    Kastensmidt, FL
    Sterpone, L
    Carro, L
    Reorda, MS
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1290 - 1295
  • [24] A Method of Synchronous-feedback Based State Machine with Triple Modular Redundancy
    Li Rui
    Ke Yan-jia
    2014 IEEE CHINESE GUIDANCE, NAVIGATION AND CONTROL CONFERENCE (CGNCC), 2014, : 136 - 139
  • [25] PReCEP: Automatic insertion of Partial Redundancy based on Critical Error Probability
    Nazar, Gabriel L.
    Kopper, Pedro H. C.
    Leipnitz, Marcos T.
    Juurlink, Ben
    MICROELECTRONICS RELIABILITY, 2021, 126
  • [26] Comparing the Reliability in Systems with Triple And Five Modular Redundancy
    Soltani, Hossein
    Dolatshahi, Mehdi
    Sadeghi, Mostafa
    PROCEEDINGS OF 2016 5TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), 2016, : 437 - 442
  • [27] Fault Control Using Triple Modular Redundancy (TMR)
    Hudson, Sharon
    Sundar, R. S. Shyama
    Koppu, Srinivas
    PROGRESS IN COMPUTING, ANALYTICS AND NETWORKING, ICCAN 2017, 2018, 710 : 471 - 480
  • [28] On-Demand Triple Modular Redundancy for Automotive Applications
    Stoffel, Martin
    Schindewolf, Marc
    Sax, Eric
    18TH ANNUAL IEEE INTERNATIONAL SYSTEMS CONFERENCE, SYSCON 2024, 2024,
  • [29] Designing Robust GALS Circuits with Triple Modular Redundancy
    Lechner, Jakob
    2012 NINTH EUROPEAN DEPENDABLE COMPUTING CONFERENCE (EDCC 2012), 2012, : 227 - 236
  • [30] A Fault Tolerant Voter for Approximate Triple Modular Redundancy
    Arifeen, Tooba
    Hassan, Abdus Sami
    Lee, Jeong-A
    ELECTRONICS, 2019, 8 (03):