Investigation of the stepped split protection gate L-Trench SOI LDMOS with ultra-low specific on-resistance by simulation

被引:15
|
作者
Wu, Lijuan [1 ]
Huang, Ye [1 ]
Wu, Yiqing [1 ]
Zhu, Lin [1 ]
Lei, Bing [1 ]
机构
[1] Changsha Univ Sci & Technol, Hunan Prov Key Lab Flexible Elect Mat Genome Engn, Sch Phys & Elect Sci, Changsha 410114, Hunan, Peoples R China
基金
中国国家自然科学基金;
关键词
Electron accumulation layer; Enhanced dielectric field; Stepped split protection gate; Switching losses; BREAKDOWN VOLTAGE; MOSFET; TRANSISTORS;
D O I
10.1016/j.mssp.2019.05.035
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An ultra-low specific on-resistance SOI LDMOS with stepped split protection gate L-trench (SSG LT LDMOS) is proposed. On the one hand, the stepped split protection gate (PG) not only assists in depleting the drift region but also modulates the vertical electric field. In addition, the PG diminishes the Miller capacitance, which decreasing gate-drain charge (Q(gd)) and switching losses of the proposed structure. On the other hand, the breakdown voltage (BV) of the proposed structure can be enhanced by the introduced L-trench (LT) and siliconon-insulator (SOI) layer. According to the enhanced dielectric layer field (ENDIF) effect, the depletion layer and inversion layer are formed in the both sides of the LT and the SOI layer to increase BV. The LT conspicuously shortens the length of the drift region while the high BV is maintained, which further reduces the specific on- resistance (R-on,R-sp) . The simulation results show that comparing with the conventional structure, R(on,sp )is reduced by 77.2%, the figure of merit (FOM1 = BV2/R-on,R-sp) and BV can be increased by 486.6% and 13.7%, respectively. Meanwhile, The loss figure of merit (FOM2 = R-on,R-sp*Q(gd)) is reduced by 83.8%.
引用
收藏
页码:272 / 278
页数:7
相关论文
共 50 条
  • [31] Ultralow specific on-resistance high voltage trench SOI LDMOS with enhanced RESURF effect
    徐青
    罗小蓉
    周坤
    田瑞超
    魏杰
    范远航
    张波
    Journal of Semiconductors, 2015, (02) : 103 - 109
  • [32] Ultralow specific on-resistance high voltage trench SOI LDMOS with enhanced RESURF effect
    Xu Qing
    Luo Xiaorong
    Zhou Kun
    Tian Ruichao
    Wei Jie
    Fan Yuanhang
    Zhang Bo
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (02)
  • [33] A low on-resistance triple RESURF SOT LDMOS with planar and trench gate integration
    Luo Xiao-Rong
    Yao Guo-Liang
    Zhang Zheng-Yuan
    Jiang Yong-Heng
    Zhou Kun
    Wang Pei
    Wang Yuan-Gang
    Lei Tian-Fei
    Zhang Yun-Xuan
    Wei Jie
    CHINESE PHYSICS B, 2012, 21 (06)
  • [34] Experimental Investigation of Dual-Gate LDMOS for Low On-Resistance
    Lu, Li
    Xiao, Kui
    Xiao, Jinyu
    Zheng, Guiqiang
    Yu, Zhongxuan
    Liu, Siyang
    Sun, Weifeng
    Lin, Feng
    Chen, Shuxian
    Xu, Chaoqi
    2022 IEEE 34TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2022, : 165 - 168
  • [35] Ultra-low specific on-resistance VDMOS with a step oxide-bypassed trench structure
    Key Laboratory of Wide Band-Gap Semiconductor Materials and Devices, School of Microelectronics, Xidian University, Xi'an 710071, China
    不详
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (04): : 677 - 681
  • [36] A low specific on-resistance SOI LDMOS with a novel junction field plate
    Luo Yin-Chun
    Luo Xiao-Rong
    Hu Gang-Yi
    Fan Yuan-Hang
    Li Peng-Cheng
    Wei Jie
    Tan Qiao
    Zhang Bo
    CHINESE PHYSICS B, 2014, 23 (07)
  • [37] A low specific on-resistance SOI LDMOS with a novel junction field plate
    罗尹春
    罗小蓉
    胡刚毅
    范远航
    李鹏程
    魏杰
    谭桥
    张波
    Chinese Physics B, 2014, 23 (07) : 694 - 698
  • [38] Ultra-low specific on-resistance 700V LDMOS with a buried super junction layer
    Wang, Hai-Shi
    Li, Zhi-you
    Li, Ke
    Qiao, Ming
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 113 : 478 - 482
  • [39] SJ-LDMOS with high breakdown voltage and ultra-low on-resistance
    Chen, W.
    Zhang, B.
    Li, Z.
    ELECTRONICS LETTERS, 2006, 42 (22) : 1314 - 1316
  • [40] A RESURF-Enhanced p-Channel Trench SOI LDMOS With Ultralow Specific ON-Resistance
    Zhou, Kun
    Luo, Xiaorong
    Xu, Qing
    Li, Zhaoji
    Zhang, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2466 - 2472