A low specific on-resistance SOI LDMOS with a novel junction field plate

被引:5
|
作者
Luo Yin-Chun [1 ]
Luo Xiao-Rong [1 ,2 ]
Hu Gang-Yi [2 ]
Fan Yuan-Hang [1 ]
Li Peng-Cheng [1 ]
Wei Jie [1 ]
Tan Qiao [1 ]
Zhang Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] Sci & Technol Analog Integrated Circuit Lab, Chongqing 400060, Peoples R China
基金
中国国家自然科学基金;
关键词
LDMOS; RESURF; field plate; breakdown voltage; specific on-resistance; VOLTAGE;
D O I
10.1088/1674-1056/23/7/077306
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A low specific on-resistance SOI LDMOS with a novel junction field plate (JFP) is proposed and investigated theoretically. The most significant feature of the JFP LDMOS is a PP-N junction field plate instead of a metal field plate. The unique structure not only yields charge compensation between the JFP and the drift region, but also modulates the surface electric field. In addition, a trench gate extends to the buried oxide layer (BOX) and thus widens the vertical conduction area. As a result, the breakdown voltage (BV) is improved and the specific on-resistance (R-on,R-sp) is decreased significantly. It is demonstrated that the BV of 306 V and the R-on,R-sp of 7.43 m Omega.cm(2) are obtained for the JFP LDMOS. Compared with those of the conventional LDMOS with the same dimensional parameters, the BV is improved by 34.8%, and the R-on,R-sp is decreased by 56.6% simultaneously. The proposed JFP LDMOS exhibits significant superiority in terms of the trade-off between BV and R-on,R-sp. The novel JFP technique offers an alternative technique to achieve high blocking voltage and large current capacity for power devices.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A low specific on-resistance SOI LDMOS with a novel junction field plate
    罗尹春
    罗小蓉
    胡刚毅
    范远航
    李鹏程
    魏杰
    谭桥
    张波
    Chinese Physics B, 2014, 23 (07) : 694 - 698
  • [2] Ultra-Low Specific On-Resistance Trench SOI LDMOS with a Floating Lateral Field Plate
    Yang, Dong
    Hu, Shengdong
    Huang, Ye
    Jiang, Yuyu
    Cheng, Kun
    Yuan, Qi
    Lei, Jianmei
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    IETE TECHNICAL REVIEW, 2018, 35 (04) : 342 - 350
  • [3] An Improved On-resistance High Voltage LDMOS with Junction Field Plate
    Wei, Jie
    Luo, Xiaorong
    Shi, Xianlong
    Tian, Ruichao
    Zhang, Bo
    Li, Zhaoji
    2014 IEEE 26TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2014, : 127 - 130
  • [4] A low on-resistance SOI LDMOS with an elevated internal ring
    Kim, SL
    Yang, HY
    Choi, YI
    Chung, SR
    Han, MK
    PHYSICA SCRIPTA, 1999, T79 : 303 - 306
  • [5] Simulation-based performance analysis of an ultra-low specific on-resistance trench SOI LDMOS with a floating vertical field plate
    Kun Cheng
    Shengdong Hu
    Yuyu Jiang
    Qi Yuan
    Dong Yang
    Ye Huang
    Jianmei Lei
    Zhi Lin
    Xichuan Zhou
    Fang Tang
    Journal of Computational Electronics, 2017, 16 : 83 - 89
  • [6] Simulation-based performance analysis of an ultra-low specific on-resistance trench SOI LDMOS with a floating vertical field plate
    Cheng, Kun
    Hu, Shengdong
    Jiang, Yuyu
    Yuan, Qi
    Yang, Dong
    Huang, Ye
    Lei, Jianmei
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 83 - 89
  • [7] Controlling the ON-resistance in SOI LDMOS using parasitic bipolar junction transistor
    Avikal Bansal
    M. Jagadesh Kumar
    Journal of Computational Electronics, 2014, 13 : 857 - 861
  • [8] Controlling the ON-resistance in SOI LDMOS using parasitic bipolar junction transistor
    Bansal, Avikal
    Kumar, M. Jagadesh
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (04) : 857 - 861
  • [9] Experiments of a Novel low on-resistance LDMOS with 3-D Floating Vertical Field Plate
    Zhang, Guangsheng
    Zhang, Wentong
    He, Junqing
    Zhu, Xuhan
    Zhang, Sen
    Zhao, Jingchuan
    Zhang, Zhili
    Qiao, Ming
    Zhou, Xin
    Li, Zhaoji
    Zhang, Bo
    2019 31ST INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2019, : 507 - 510
  • [10] Deep neural network-based approach for breakdown voltage and specific on-resistance prediction of SOI LDMOS with field plate
    Chen, Jing
    Guo, Xiaobo
    Guo, Yufeng
    Zhang, Jun
    Zhang, Maolin
    Yao, Qing
    Yao, Jiafei
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (07)