A low specific on-resistance SOI LDMOS with a novel junction field plate

被引:5
|
作者
Luo Yin-Chun [1 ]
Luo Xiao-Rong [1 ,2 ]
Hu Gang-Yi [2 ]
Fan Yuan-Hang [1 ]
Li Peng-Cheng [1 ]
Wei Jie [1 ]
Tan Qiao [1 ]
Zhang Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] Sci & Technol Analog Integrated Circuit Lab, Chongqing 400060, Peoples R China
基金
中国国家自然科学基金;
关键词
LDMOS; RESURF; field plate; breakdown voltage; specific on-resistance; VOLTAGE;
D O I
10.1088/1674-1056/23/7/077306
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A low specific on-resistance SOI LDMOS with a novel junction field plate (JFP) is proposed and investigated theoretically. The most significant feature of the JFP LDMOS is a PP-N junction field plate instead of a metal field plate. The unique structure not only yields charge compensation between the JFP and the drift region, but also modulates the surface electric field. In addition, a trench gate extends to the buried oxide layer (BOX) and thus widens the vertical conduction area. As a result, the breakdown voltage (BV) is improved and the specific on-resistance (R-on,R-sp) is decreased significantly. It is demonstrated that the BV of 306 V and the R-on,R-sp of 7.43 m Omega.cm(2) are obtained for the JFP LDMOS. Compared with those of the conventional LDMOS with the same dimensional parameters, the BV is improved by 34.8%, and the R-on,R-sp is decreased by 56.6% simultaneously. The proposed JFP LDMOS exhibits significant superiority in terms of the trade-off between BV and R-on,R-sp. The novel JFP technique offers an alternative technique to achieve high blocking voltage and large current capacity for power devices.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Low On-Resistance SOI-LDMOS With Mobility Enhancing Auxiliary Cell
    Ma, Jie
    Zhang, Long
    Cui, Yongjiu
    Liu, Xinyu
    Cui, Wangming
    Zhu, Jing
    Sun, Weifeng
    Gu, Yan
    He, Nailong
    Zhang, Sen
    2021 33RD INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2021, : 99 - 102
  • [22] A low on-resistance SOI LDMOS using a trench gate and a recessed drain
    Rui, Ge
    Luo Xiaorong
    Jiang Yongheng
    Kun, Zhou
    Pei, Wang
    Qi, Wang
    Wang Yuangang
    Bo, Zhang
    Li Zhaoji
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (07)
  • [23] A low on-resistance SOI LDMOS using a trench gate and a recessed drain
    葛锐
    罗小蓉
    蒋永恒
    周坤
    王沛
    王琦
    王元刚
    张波
    李肇基
    Journal of Semiconductors, 2012, 33 (07) : 43 - 46
  • [24] Ultra-low Specific On-resistance SOI High Voltage Trench LDMOS with Dielectric Field Enhancement Based on ENBULF Concept
    Zhang, Wentong
    Qiao, Ming
    Wu, Lijuan
    Ye, Ke
    Wang, Zhuo
    Wang, Zhigang
    Luo, Xiaorong
    Zhang, Sen
    Su, Wei
    Zhang, Bo
    Li, Zhaoji
    2013 25TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2013, : 329 - 332
  • [25] Accumulation-Mode High Voltage SOI LDMOS with Ultralow Specific On-resistance
    Wei, Jie
    Luo, Xiaorong
    Zhang, Yanhui
    Li, Pengcheng
    Zhou, Kun
    Li, Zhaoji
    Lei, Dameng
    He, Fanzhou
    Zhang, Bo
    2015 IEEE 27TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2015, : 185 - 188
  • [26] Low Specific On-resistance SOI LDMOS Device with P+P-top Layer in the Drift Region
    Yao, Jia-Fei
    Guo, Yu-Feng
    Xu, Guang-Ming
    Hua, Ting-Ting
    Lin, Hong
    Xiao, Jian
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (05) : 673 - 681
  • [27] A low on-resistance triple RESURF SOI LDMOS with planar and trench gate integration
    罗小蓉
    姚国亮
    张正元
    蒋永恒
    周坤
    王沛
    王元刚
    雷天飞
    张云轩
    魏杰
    Chinese Physics B, 2012, 21 (06) : 564 - 568
  • [28] A Novel LDMOS with Ultralow Specific on-Resistance and Improved Switching Performance
    Wu, Lijuan
    Wu, Haifeng
    Zeng, Jinsheng
    Chen, Xing
    Su, Shaolian
    SILICON, 2022, 14 (11) : 5983 - 5991
  • [29] A Novel LDMOS with Ultralow Specific on-Resistance and Improved Switching Performance
    Lijuan Wu
    Haifeng Wu
    Jinsheng Zeng
    Xing Chen
    Shaolian Su
    Silicon, 2022, 14 : 5983 - 5991
  • [30] An ultra-low specific on-resistance double-gate trench SOI LDMOS with P/N pillars
    Yang, Dong
    Hu, Shengdong
    Lei, Jianmei
    Huang, Ye
    Yuan, Qi
    Jiang, Yuyu
    Guo, Jingwei
    Cheng, Kun
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 112 : 269 - 278