Processing and reliability of flip chip with lead-free solders on halogen-free microvia substrates

被引:0
|
作者
Baldwin, DF [1 ]
Baynham, G [1 ]
Boustedt, K [1 ]
Wennerholm, C [1 ]
机构
[1] SiemensDemat Elect Assembly Syst, Adv Assembly Technol, Norcross, GA 30071 USA
关键词
D O I
10.1109/IEMT.2002.1032771
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Over the past several years, flip chip technology has been heavily focused on developing and refining the next generation of flip chip assembly processes and reliability; yet, little attention has been paid to the environmentally conscious aspects of manufacturing and high process throughput. With legislation pending on the use of lead in Europe and Japan and to limit environmental impact, flip chip technology must address new ways to meet safety and environmental requirements for the materials and processes used during assembly. The focus of this research is to characterize and implement environmentally conscious low cost flip chip material systems and processing, using two lead-free-solder interconnect systems and microvia halogen-free substrates, thus minimizing the environmental impact. The objective is to ensure that environmentally friendly materials are selected, along with acceptable process technology for all materials as well as for the flip chip assembly. An assembly process for environmentally conscious low cost flip chip assembly to microvia laminate substrates will be presented, based on a fully integrated high speed flip chip assembly line. The process includes the flux application, chip placement, reflow process, and underfill processing. Flux and underfill material compatibility will be discussed, and data will be presented analyzing the quality of the solder joint formation, and underfill adhesion to halogen-free solder masks. 204-mum pitch peripherally bump, daisy chain test chips with edge lengths of 5 nun and 10 mm respectively are used. Comprehensive reliability results are presented, comparing the two lead-free to tin/lead eutectic interconnect systems. The chips are assembled on microvia substrates with electroless nickel/immersion gold surface finish, comparing conventional to halogen-free FR-4 and solder masks. A fast flow snap cure underfill, qualified for use with eutectic tin/lead joints on conventional FR-4, is used for both board types. Reliability results from air-to-air thermal shock testing are presented, comparing lead-free to eutectic interconnect systems mounted on conventional and halogen-free microvia substrates. Process and failure mode analysis are presented, based on x-ray inspection, C-SAM analysis, and assembly cross sections.
引用
收藏
页码:310 / 315
页数:6
相关论文
共 50 条
  • [31] High drop test reliability: Lead-free solders
    Amagai, M
    Toyoda, Y
    Ohnishi, T
    Akita, S
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1304 - 1309
  • [32] Investigation of a lead-free flip chip assembly process
    Kums, G
    Duan, N
    Scheer, J
    van Kleef, M
    Wijers, J
    Bielen, J
    IEEE/CPMT/SEMI(R) 28TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2003, : 93 - 98
  • [33] Database on lead-free solders
    Siewert, TA
    Smith, DR
    Liu, S
    Madeni, JC
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 1312 - 1314
  • [34] NEW, LEAD-FREE SOLDERS
    MCCORMACK, M
    JIN, S
    JOURNAL OF ELECTRONIC MATERIALS, 1994, 23 (07) : 635 - 640
  • [35] Overview of lead-free solders
    Sigelko, JD
    Subramanian, KN
    ADVANCED MATERIALS & PROCESSES, 2000, 157 (03): : 47 - 48
  • [36] Rework with lead-free solders
    Wood, Paul
    Circuits Assembly, 2003, 14 (08): : 18 - 21
  • [37] Lead-free solders in microelectronics
    Abtew, M
    Selvaduray, G
    MATERIALS SCIENCE & ENGINEERING R-REPORTS, 2000, 27 (5-6): : 95 - 141
  • [38] Reliability assessment of high density fine pitch lead-free flip chip package
    Chong, SC
    Ting, S
    Meng, TY
    Chong, CT
    Sampath, S
    Yin, HW
    Lim, S
    Kweng, CC
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 433 - 437
  • [39] Lead-free flip chip interconnect reliability for DCA and FC-PBGA packages
    Lin, JK
    Jang, JW
    Hayes, S
    Frear, D
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 642 - 649
  • [40] Influence of intermetallic properties on reliability of lead-free flip-chip solder joints
    Limaye, Paresh
    Vandevelde, Bart
    Labie, Riet
    Vandepitte, Dirk
    Verlinden, Bert
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (01): : 51 - 57