Design of Mixed Gates for Leakage Reduction

被引:0
|
作者
Sill, Frank [1 ]
You, Jiaxi [1 ]
Timmermann, Dirk [1 ]
机构
[1] Univ Rostock, Coll CSEE, D-2500 Rostock 1, Germany
关键词
Leakage currents; Threshold voltage; Mixed Gates; Gate leakage;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power dissipation is one of the most critical factors for the overall current dissipation and future designs. However, design techniques for the reduction of leakage power should not decrease design performance. Therefore, an enhanced Dual V-th / Dual T-ox CMOS approach is presented which applies mixed gates consisting of different transistor types. The paper introduces the new and fundamental idea of different gate types before the various possible configurations are analyzed. This is followed by extraction and exploration of design rules and recommendations. Simulations of modified ISCAS'85 designs show an average leakage reduction of 60% at constant performance compared to raw designs. This corresponds to an additional reduction of 20% compared to previous Dual V-th / Dual T-ox CMOS approaches.
引用
收藏
页码:263 / 268
页数:6
相关论文
共 50 条
  • [21] Design techniques for gate-leakage reduction in CMOS circuits
    Guindi, RS
    Najm, FN
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 61 - 65
  • [22] Subthreshold Leakage Reduction: A Comparative Study of SCL and CMOS Design
    Tajalli, Armin
    Leblebici, Yusuf
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2553 - 2556
  • [23] A Novel PMOS Data Retention Leakage Power Reduction Design
    Lorenzo, Rohit
    Chaudhary, Saurabh
    2014 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT), 2014, : 1045 - 1049
  • [24] LEakage Control TRAnsistor (LECTRA): A novel Approach for Leakage Reduction in Low Power VLSI Design
    Kassa, Sankit R.
    Nagaria, R. K.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (01): : 53 - 77
  • [25] Study of New PMSM Design for Leakage Magnetic Flux Reduction
    Ahn, Han-Woong
    Jun, Hyun-Woo
    Lee, Hyung-Woo
    Go, Sung-Chul
    Lee, Ju
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2016, 11 (05) : 1311 - 1315
  • [26] The Optimization Scheme Of The Leakage Current Reduction Technique For SRAM Design
    Shang Fengyi
    Peng Chunyu
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CHEMICAL, MATERIAL AND FOOD ENGINEERING, 2015, 22 : 851 - 854
  • [27] Design, synthesis and evaluation of heterogeneous FPGA with mixed LUTs and macro-gates
    Hu, Yu
    Das, Satyaki
    Trimberger, Steve
    He, Lei
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 188 - +
  • [28] Design of CNTFET based Domino Wide OR Gates using Dual Chirality for Reducing Subthreshold Leakage Current
    Magraiya, Vijay Kumar
    Gupta, Tarun Kumar
    Garg, Bharat
    SILICON, 2022, 14 (14) : 8695 - 8706
  • [29] Design of CNTFET based Domino Wide OR Gates using Dual Chirality for Reducing Subthreshold Leakage Current
    Vijay Kumar Magraiya
    Tarun Kumar Gupta
    Bharat Garg
    Silicon, 2022, 14 : 8695 - 8706
  • [30] Side-channel leakage of masked CMOS gates
    Mangard, S
    Popp, T
    Gammel, BM
    TOPICS IN CRYPTOLOGY - CT-RSA 2005, PROCEEDINGS, 2005, 3376 : 351 - 365