A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures

被引:9
|
作者
Furhad, Md Hasan [1 ]
Kim, Jong-Myon [1 ]
机构
[1] Univ Ulsan, Sch Elect Engn, Ulsan 680749, South Korea
来源
JOURNAL OF SUPERCOMPUTING | 2014年 / 69卷 / 02期
基金
新加坡国家研究基金会;
关键词
Network-on-chip; System-on-chip; Shortly connected mesh; Extended-butterfly fat tree; Diametrical mesh; DESIGN; NOC; ALGORITHM; SYSTEMS; POWER;
D O I
10.1007/s11227-014-1178-x
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip-based communication schemes represent a promising solution to the increasing complexity of system-on-chip problems. In this paper, we propose a new mesh-like topology called the shortly connected mesh technology (ScMesh), which is based on the traditional mesh topology, to exploit the graph symmetry properties of interconnection networks. This proposed topology not only enhances network performance by reducing the network diameter, but also provides a lower area/energy solution for interconnection network scenarios. This study analyzes and compares the performance of ScMesh to some newly improved topologies, including the WK-recursive, extended-butterfly fat tree, and diametrical mesh topologies. The experiment results indicate that ScMesh outperforms the other topologies, with throughput increases of 47.71, 33.45, and 18.64 % as well as latency decreases of 45.71, 35.84, and 14.58 % compared to the extended-butterfly fat tree, WK-recursive and diametrical mesh topologies, respectively. In addition, ScMesh achieves 41.22, 32.23, and 15.01 % lower energy consumption and 38.96, 27.43, and 18.21 % lower area overhead than the extended-butterfly fat tree, WK-recursive, and diametrical mesh topologies, respectively.
引用
收藏
页码:766 / 792
页数:27
相关论文
共 50 条
  • [31] RETRACTED: Power modeling for high performance network-on-chip architectures (Retracted Article)
    Durrani, Yaseer Arafat
    Riesgo, Teresa
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2017, 50 : 80 - 89
  • [32] ZMesh: An Energy-Efficient Network-on-Chip Topology for Constant-Geometry Algorithms
    Prasad, N.
    Chattopadhyay, Santanu
    Chakrabarti, Indrajit
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS, 2015, : 146 - 151
  • [33] An efficient scheduler for circuit-switched network-on-chip architectures
    Chi, Hsin-Chou
    Wu, Chia-Ming
    [J]. IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 68 - +
  • [34] A Multipath Network-on-Chip Topology
    Ray, Kaushik
    Kalita, Alakesh
    Biswas, Abhijit
    Hussain, Md. Anwar
    [J]. 2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,
  • [35] A technique for low energy mapping and routing in network-on-chip architectures
    Srinivasan, K
    Chatha, KS
    [J]. ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 387 - 392
  • [36] METEOR: Hybrid Photonic Ring-Mesh Network-on-Chip for Multicore Architectures
    Bahirat, Shirish
    Pasricha, Sudeep
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13
  • [37] Analytical Performance Analysis of Mesh Network-on-Chip based on network calculus
    Moussa, Neila
    Tourki, Rached
    [J]. 2013 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2013, : 325 - 329
  • [38] Performance Evaluation of Reliability Aware Photonic Network-on-Chip Architectures
    Kaliraj, Pradheep Khanna
    Sieber, Patrick
    Ganguly, Amlan
    Datta, Ipshita
    Datta, Debasish
    [J]. 2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,
  • [39] PIRATE: A framework for power/performance exploration of network-on-chip architectures
    Palermo, C
    Silvano, C
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 521 - 531
  • [40] Performance analysis of mixed communication architectures: Bus and Network-on-Chip
    Gigli, Stefano
    Conti, Massimo
    [J]. VLSI CIRCUITS AND SYSTEMS IV, 2009, 7363