IC package solutions for high performance memory

被引:0
|
作者
Solberg, V [1 ]
机构
[1] Tessera Inc, San Jose, CA USA
关键词
BGA; mu BGA (R); chip scale packaging; CSP; ball grid array; fine pitch ball grid array; FBGA; RDRAM (R); DDR SDRAM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The market demand for chip-scale and chip-size BGA packaging for ICs is expanding rapidly. Proving to be fundamentally important to both current and future electronics, the array contact format is efficient for interconnect on the circuit board and the small component outline and lower profile (typical of these devices) is ideal for the higher component density electronic applications. The higher processing speed of today's electronics requires a very direct signal path and interconnection between controller, processor and memory. The newest generations of Rambus RDRAM memory technology, for example, have been developed to be compatible with a special new chip set from Intel, furnishing processing speeds exceeding 1GHz, almost twice the speed of the PC processors. To meet the need for packaging a silicon die for these faster processing speeds, Tessera has developed a two-sided copper, flexible polyimide film based interposer substrate employing laser ablated micro-vias. The chip-size package (unlike face-up wire bonded or direct chip attachment package structures), relies on the proven compliant muBGA(R) material system for both reliability and performance. The two metal layer interposer structure supplies a very direct die-to-ball contact interconnect and a robust ground plane within the finished package. The following will outline the process steps and design attributes that enable the fabrication of one and two metal layer flex-based interposer and the die packaging process (step-by-step).
引用
收藏
页码:128 / 135
页数:8
相关论文
共 50 条
  • [31] Improving IC package inspection
    Wilson, AS
    EE-EVALUATION ENGINEERING, 2001, 40 (07): : 105 - +
  • [32] Impack of crosstalk on signal integrity of high density ceramic package for IC
    13th Research Institute, CETC, Shijiazhuang, China
    Int. Conf. Electron. Packag. Technol., ICEPT, (429-433):
  • [33] Impack of Crosstalk on Signal Integrity of High Density Ceramic Package for IC
    Zhang, Xiao-jun
    Jiang, Wei
    Gao, Ling
    Li, Hang-zhou
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 429 - 433
  • [34] A high performance NAND-type flash memory package with a smart buffer cache system
    Lee, JH
    Park, GH
    Kim, SD
    CCCT 2003, VOL 3, PROCEEDINGS, 2003, : 261 - 266
  • [35] EMC performance analysis of a Processor/Memory System using PCB and Package-On-Package
    Sicard, Etienne
    Boyer, Alexandre
    Fernandez-Lopez, Priscila
    Zhou, An
    Marier, Nicolas
    Lafon, Frederic
    2015 10TH INTERNATIONAL WORKSHOP ON THE ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS, 2015, : 238 - 243
  • [36] Decoupling Optimization for IC-Package and PCB Systems Considering High Performance Microprocessor Core and Signal Interface Interactions
    Mandhana, Om P.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1800 - 1807
  • [37] HIGH-PERFORMANCE IC TESTER
    BANGER, B
    EDN, 1986, 31 (13) : 30 - 30
  • [38] Package design for high performance ICs
    Dandia, S
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2004, : 5 - 5
  • [39] A LINEAR ALGEBRA PACKAGE FOR A LOCAL MEMORY MULTIPROCESSOR - PROBLEMS, PROPOSALS AND SOLUTIONS
    RONSCH, W
    STRAUSS, H
    PARALLEL COMPUTING, 1988, 7 (03) : 413 - 418
  • [40] Refactoring a statistical package for demanding memory loads Adapting R for high performance telemetry data analytics
    Belshe, Rebecca
    Schlichting, Peter
    Speyer, Gil
    PRACTICE AND EXPERIENCE IN ADVANCED RESEARCH COMPUTING 2020, PEARC 2020, 2020, : 444 - 447