Low-voltage high-speed programming gate-all-around floating gate memory cell with tunnel barrier engineering

被引:9
|
作者
Hamzah, Afiq [1 ]
Alias, N. Ezaila [1 ]
Ismail, Razali [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Dept Elect & Comp Engn, Utm Skudai 81310, Malaysia
关键词
FLASH MEMORY; NAND FLASH; CHARGE; MODEL;
D O I
10.7567/JJAP.57.06KC02
中图分类号
O59 [应用物理学];
学科分类号
摘要
The aim of this study is to investigate the memory performances of gate-all-around floating gate (GAA-FG) memory cell implementing engineered tunnel barrier concept of variable oxide thickness (VARIOT) of low-k/high-k for several high-k (i.e., Si3N4, Al2O3, HfO2, and ZrO2) with low-k SiO2 using three-dimensional (3D) simulator Silvaco ATLAS. The simulation work is conducted by initially determining the optimized thickness of low-k/high-k barrier-stacked and extracting their Fowler-Nordheim (FN) coefficients. Based on the optimized parameters the device performances of GAA-FG for fast program operation and data retention are assessed using benchmark set by 6 and 8 nm SiO2 tunnel layer respectively. The programming speed has been improved and wide memory window with 30% increment from conventional SiO2 has been obtained using SiO2/Al2O3 tunnel layer due to its thin low-k dielectric thickness. Furthermore, given its high band edges only 1% of charge-loss is expected after 10 years of -3.6/3.6V gate stress. (c) 2018 The Japan Society of Applied Physics
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Low-voltage high-speed programming/erasing floating-gate memory device with gate-all-around polycrystalline silicon nanowire
    Lee, Ko-Hui
    Tsai, Jung-Ruey
    Chang, Ruey-Dar
    Lin, Horng-Chih
    Huang, Tiao-Yuan
    [J]. APPLIED PHYSICS LETTERS, 2013, 103 (15)
  • [2] Floating gate potential of gate-all-around floating gate memory cell: parameter extraction and compact model
    Hamzah, Afiq
    Alias, N. Ezaila
    Johari, Zaharah
    Tan, Michael Loong Peng
    Zakaria, Jamaluddin
    [J]. PHYSICA SCRIPTA, 2024, 99 (06)
  • [3] Reliability Analysis Of Gate-All-Around Floating Gate (GAA-FG) With Variable Oxide Thickness For Flash Memory Cell
    Hamid, Farah
    Alias, N. Ezaila
    Hamzah, Afiq
    Johari, Zaharah
    Tan, M. L. Peng
    Ismail, Razali
    Soin, Norhayati
    [J]. 2020 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2020), 2020,
  • [4] Gate-all-around floating-gate memory device with triangular poly-Si nanowire channels
    Tsai, Jung-Ruey
    Lee, Ko-Hui
    Lin, Horng-Chih
    Huang, Tiao-Yuan
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [5] High threshold voltage matching performance on gate-all-around MOSFET
    Cathignol, Augustin
    Cros, Antoine
    Harrison, Samuel
    Cerrutti, Robin
    Coronel, Philippe
    Pouydebasque, Arnaud
    Rochereau, Krysten
    Skotnicki, Thomas
    Ghibaudo, Gerard
    [J]. SOLID-STATE ELECTRONICS, 2007, 51 (11-12) : 1450 - 1457
  • [6] High threshold voltage matching performance on gate-all-around MOSFET
    Cathignol, Augustin
    Cros, Amtoine
    Harrison, Samuel
    Cerrutti, Robin
    Coronel, Philippe
    Pouydebasque, Arnaud
    [J]. ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 379 - +
  • [7] Impact of image force effect on gate-all-around Schottky barrier tunnel FET
    20162302454409
    [J]. (1) Faculty of Science and Engineering, Waseda University, 3-4-1 Okubo, Shinjuku-ku, Tokyo; 169-8555, Japan; (2) Graduate School of Pure and Applied Sciences, University of Tsukuba, 1-1-1 Tennodai, Tsukuba, Ibaraki; 305-8573, Japan, 1600, (Institute of Electrical and Electronics Engineers Inc., United States):
  • [8] Impact of Image Force Effect on Gate-All-Around Schottky Barrier Tunnel FET
    Hashimoto, Shuichiro
    Kosugiyama, Hiroki
    Takei, Kohei
    Sun, Jing
    Kawamura, Yuji
    Shikahama, Yasuhiro
    Ohmori, Kenji
    Watanabe, Takanobu
    [J]. 2014 IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC), 2014,
  • [9] Integration of High-κ Dielectrics and Metal Gate on Gate-All-Around Si-Nanowire-Based Architecture for High-Speed Nonvolatile Charge-Trapping Memory
    Fu, J.
    Singh, Navab
    Zhu, Chunxiang
    Lo, Guo-Qiang
    Kwong, Dim-Lee
    [J]. IEEE ELECTRON DEVICE LETTERS, 2009, 30 (06) : 662 - 664
  • [10] Effect of low-k oxide thickness variation on gate-all-around floating gate with optimized SiO2/La2O3 tunnel barrier
    Hamid, Farah A.
    Alias, N. Ezaila
    Johari, Zaharah
    Hamzah, Afiq
    Tan, M. L. Peng
    Ismail, Razali
    [J]. MATERIALS RESEARCH EXPRESS, 2019, 6 (11)