Hierarchical test generation for combinational circuits with real defects coverage

被引:7
|
作者
Cibáková, T
Fischerová, M
Gramatová, E
Kuzmicz, W
Pleskauz, WA
Raik, J
Ubar, R
机构
[1] Inst Informat SAS, Bratislava 84237, Slovakia
[2] Inst Electr Mat Technol, PL-02668 Warsaw, Poland
[3] Warsaw Univ Technol, PL-00662 Warsaw, Poland
[4] Tallinn Univ Technol, EE-12618 Tallinn, Estonia
关键词
D O I
10.1016/S0026-2714(02)00080-X
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the automatic test pattern generation (ATPG) technique at the higher level using a functional fault model and defect-fault relationship in the form of a defect coverage table at the lower level. The paper contributes to test pattern generation (TPG) techniques taking into account physical defect localisation. A new parameter-probabilistic effectiveness of input patterns-has been used in the TPG technique with the goal of increasing real defect coverage. This parameter is based on probabilities of physical defects in digital cells which may occur in real integrated circuits. This improvement has been implemented into the existing DefGen ATPG system for combinational circuits. (C) 2002 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:1141 / 1149
页数:9
相关论文
共 50 条
  • [41] Test Pattern Generation to Detect Multiple Faults in ROBDD based Combinational Circuits
    Shah, Toral
    Matrosova, Anzhela
    Singh, Virendra
    2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 211 - 212
  • [42] Combinational test generation for acyclic sequential circuits using a balanced ATPG model
    Kim, YC
    Agrawal, VD
    Saluja, KK
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 143 - 148
  • [43] FAST TEST-GENERATION FOR M-LOGIC COMBINATIONAL-CIRCUITS
    TABAKOW, IG
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1989, 66 (01) : 57 - 62
  • [44] Verifying the equivalence of combinational circuits by test pattern generation based on structure features
    Pan, Zhongliang
    Chen, Ling
    INFORMATION TECHNOLOGY AND INDUSTRIAL ENGINEERING, VOLS 1 & 2, 2014, : 1289 - 1297
  • [45] Test generation and site of fault for combinational circuits using logic Petri nets
    Jui-I Tsai
    Ching-Cheng Teng
    Ching-Hung Lee
    2006 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS, VOLS 1-6, PROCEEDINGS, 2006, : 91 - +
  • [46] Combinational circuits test generation using quantum-inspired evolutionary algorithm
    Peng, XY
    Zhao, ZY
    Peng, Y
    ICEMI 2005: CONFERENCE PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL 3, 2005, : 754 - 757
  • [47] FAST TEST-GENERATION AND PARTIAL TESTING FOR COMBINATIONAL LOGIC-CIRCUITS
    LIU, J
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1987, 62 (05) : 739 - 746
  • [48] One More Class of Sequential Circuits having Combinational Test Generation Complexity
    Debesh Kumar Das
    Hideo Fujiwara
    Journal of Electronic Testing, 2015, 31 : 321 - 327
  • [49] Hierarchical test generation for analog circuits using incremental test development
    Voorakaranam, R
    Chatterjee, A
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 296 - 301
  • [50] One More Class of Sequential Circuits having Combinational Test Generation Complexity
    Das, Debesh Kumar
    Fujiwara, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (03): : 321 - 327