Performance Comparison of Stacked Dual-Metal Gate Engineered Cylindrical Surrounding Double-Gate MOSFET

被引:1
|
作者
Dargar, Abha [1 ]
Srivastava, Viranjay M. [1 ]
机构
[1] Univ KwaZulu Natal, Howard Coll, Dept Elect Engn, ZA-4041 Durban, South Africa
关键词
short-channel effects; metal-oxide-semiconductor transistor; cylindrical surrounding double-gate; dual-material gate; microelectronics; nanotechnology; MODEL;
D O I
10.24425/ijet.2021.135940
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
In this research work, a Cylindrical Surrounding Double-Gate (CSDG) MOSFET design in a stacked-Dual Metal Gate (DMG) architecture has been proposed to incorporate the ability of gate metal variation in channel field formation. Further, the internal gate's threshold voltage (Vim) could be reduced compared to the external gate (Vim) by arranging the gate metal work-function in Double Gate devices. Therefore, a device design of CSDG MOSFET has been realized to instigate the effect of Dual Metal Gate (DMG) stack architecture in the CSDG device. The comparison of device simulation shown optimized electric field and surface potential profile. The gradual decrease of metal work function towards the drain also improves the Drain Induced Barrier Lowering (DIBL) and subthreshold characteristics. The physics-based analysis of gate stack CSDG MOSFET that operates in saturation involving the analogy of cylindrical dual metal gates has been considered to evaluate the performance improvements. The insights obtained from the results using the gate-stack dual metal structure of CSDG are quite promising, which can serve as a guide to further reduce the threshold voltage roll-off, suppress the Hot Carrier Effects (HCEs) and Short Channel Effects (SCEs).
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [41] Integration challenges for double-gate MOSFET technologies
    Maszara, WP
    MATERIALS ISSUES IN NOVEL SI-BASED TECHNOLOGY, 2002, 686 : 59 - 68
  • [42] Quantum Transport in Silicon Double-Gate MOSFET
    Lamba, V.
    Engles, D.
    Malik, S. S.
    Verma, M.
    2009 2ND INTERNATIONAL WORKSHOP ON ELECTRON DEVICES AND SEMICONDUCTOR TECHNOLOGY, 2009, : 55 - +
  • [43] Dual gate material (Au and Pt) based double-gate MOSFET for high-speed devices
    Gowthaman, Naveenbalaji
    Srivastava, Viranjay M.
    TECNOLOGIA EN MARCHA, 2021, 34 (SP): : 10 - 15
  • [44] Compact Modeling for Double-Gate Junctionless MOSFET
    Lin, Xinnan
    Li, Wentao
    Lou, Haijun
    2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2019,
  • [45] Vertical Double-Gate MOSFET Device Technology
    Masahara, Meishoku
    Liu, Yongxun
    Endo, Kazuhiko
    Matsukawa, Takashi
    Suzuki, Eiichi
    ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2008, 91 (01) : 46 - 51
  • [46] Double-gate MOSFET based reconfigurable cells
    Hassoune, I.
    O'Connor, I.
    ELECTRONICS LETTERS, 2007, 43 (23) : 1273 - 1274
  • [47] Capacitive Modeling of Cylindrical Surrounding Double-Gate MOSFETs for Hybrid RF Applications
    Gowthaman, Naveenbalaji
    Srivastava, Viranjay M.
    IEEE ACCESS, 2021, 9 : 89234 - 89242
  • [48] Channel Material Engineered Nanoscale Cylindrical Surrounding Gate MOSFET with Interface Fixed Charges
    Gautam, Rajni
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    TRENDS IN NETWORKS AND COMMUNICATIONS, 2011, 197 : 476 - +
  • [49] Explicit continuous models for double-gate and surrounding-gate MOSFETs
    Yu, Bo
    Lu, Huaxin
    Liu, Minjian
    Taur, Yuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (10) : 2715 - 2722
  • [50] Evanescent mode based compact modelling of a dual-metal double-gate tunnel field-effect transistor
    Bose, Ria
    Roy, Jatindra Nath
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (07) : 1032 - 1037