Performance Comparison of Stacked Dual-Metal Gate Engineered Cylindrical Surrounding Double-Gate MOSFET

被引:1
|
作者
Dargar, Abha [1 ]
Srivastava, Viranjay M. [1 ]
机构
[1] Univ KwaZulu Natal, Howard Coll, Dept Elect Engn, ZA-4041 Durban, South Africa
关键词
short-channel effects; metal-oxide-semiconductor transistor; cylindrical surrounding double-gate; dual-material gate; microelectronics; nanotechnology; MODEL;
D O I
10.24425/ijet.2021.135940
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
In this research work, a Cylindrical Surrounding Double-Gate (CSDG) MOSFET design in a stacked-Dual Metal Gate (DMG) architecture has been proposed to incorporate the ability of gate metal variation in channel field formation. Further, the internal gate's threshold voltage (Vim) could be reduced compared to the external gate (Vim) by arranging the gate metal work-function in Double Gate devices. Therefore, a device design of CSDG MOSFET has been realized to instigate the effect of Dual Metal Gate (DMG) stack architecture in the CSDG device. The comparison of device simulation shown optimized electric field and surface potential profile. The gradual decrease of metal work function towards the drain also improves the Drain Induced Barrier Lowering (DIBL) and subthreshold characteristics. The physics-based analysis of gate stack CSDG MOSFET that operates in saturation involving the analogy of cylindrical dual metal gates has been considered to evaluate the performance improvements. The insights obtained from the results using the gate-stack dual metal structure of CSDG are quite promising, which can serve as a guide to further reduce the threshold voltage roll-off, suppress the Hot Carrier Effects (HCEs) and Short Channel Effects (SCEs).
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [21] Sensitivity of Lightly and Heavily Dopped Cylindrical Surrounding Double-Gate (CSDG) MOSFET to Process Variation
    Maduagwu, Uchechukwu A.
    Srivastava, Viranjay M.
    IEEE ACCESS, 2021, 9 : 142541 - 142550
  • [22] Modeling and simulation of cylindrical surrounding double-gate (CSDG) MOSFET with vacuum gate dielectric for improved hot-carrier reliability and RF performance
    Jay Hind Kumar Verma
    Subhasis Haldar
    R. S. Gupta
    Mridula Gupta
    Journal of Computational Electronics, 2016, 15 : 657 - 665
  • [23] Modeling and simulation of cylindrical surrounding double-gate (CSDG) MOSFET with vacuum gate dielectric for improved hot-carrier reliability and RF performance
    Verma, Jay Hind Kumar
    Haldar, Subhasis
    Gupta, R. S.
    Gupta, Mridula
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (02) : 657 - 665
  • [24] Temperature dependency and linearity assessment of dual-metal gate stack junctionless accumulation-mode cylindrical surrounding gate (DMGS-JAM-CSG) MOSFET
    Gupta, Sumedha
    Pandey, Neeta
    Gupta, R. S.
    PHYSICA SCRIPTA, 2021, 96 (12)
  • [25] Quantum Effects on the Performance of SOI Double-Gate Mosfet
    Samia, Slimani
    Bouaza, Djellouli
    ADVANCED MATERIALS RESEARCH III, 2013, 685 : 185 - +
  • [26] Gate-Induced Drain Leakage Reduction in Cylindrical Dual-Metal Hetero-Dielectric Gate All Around MOSFET
    Rewari, Sonam
    Nath, Vandana
    Haldar, Subhasis
    Deswal, S. S.
    Gupta, R. S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 3 - 10
  • [27] Design of Cylindrical Surrounding Double-Gate MOSFET With Fabrication Steps Using a Layer-by-Layer Approach
    Gowthaman, Naveenbalaji
    Srivastava, Viranjay M.
    IEEE ACCESS, 2022, 10 : 116059 - 116068
  • [28] Dual-Metal Graded-Channel Double-Gate Tunnel FETs for Reduction of Ambipolar Conduction
    Pandey, Chandan K.
    Chaudhury, Saurabh
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 572 - 576
  • [29] Design and performance analysis of double-gate MOSFET over single-gate MOSFET for RF switch
    Srivastava, Viranjay M.
    Yadav, K. S.
    Singh, G.
    MICROELECTRONICS JOURNAL, 2011, 42 (03) : 527 - 534
  • [30] Analysis of Device Parameter Variations in In1-xGaxAs Based Gate Stacked Double Metal Surrounding Gate Nanowire MOSFET
    Kumar, Parveen
    Sharma, Sanjeev Kumar
    Raj, Balwinder
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2023, 24 (06) : 570 - 578