XTR implementation on reconfigurable hardware

被引:0
|
作者
Peeters, E
Neve, M
Ciet, M
机构
[1] Catholic Univ Louvain, Crypto Grp, B-1348 Louvain, Belgium
[2] Innova Card, F-13600 La Ciotat, France
关键词
public key cryptosystem; XTR; reconfigurable hardware; efficient implementation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, Lenstra and Verheul proposed an efficient cryptosystem called XTR. This system represents elements of F,6 with order dividing p(2) - p + 1 by their trace over F-p2. Compared with the usual representation, this one achieves a ratio of three between security size and manipulated data. Consequently very promising performance compared with RSA and ECC are expected. In this paper, we are dealing with hardware implementation of XTR, and more precisely with Field Programmable Gate Array (FPGA). The intrinsic parallelism of such a device is combined with efficient modular multiplication algorithms to obtain effective implementation(s) of XTR with respect to time and area. We also compare our implementations with hardware implementations of RSA and ECC. This shows that XTR achieves a very high level of speed with small area requirements: an XTR exponentiation is carried out in less than 0.21 ms at a frequency beyond 150 MHz.
引用
收藏
页码:386 / 399
页数:14
相关论文
共 50 条
  • [1] Faster and smaller hardware implementation of XTR
    Neve, Michael
    Peeters, Eric
    de Dormale, Guerric Meurice
    Quisquater, Jean-Jacques
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XVI, 2006, 6313
  • [2] Reconfigurable hardware implementation of BinDCT
    Murphy, CW
    Harvey, DM
    ELECTRONICS LETTERS, 2002, 38 (18) : 1012 - 1013
  • [3] Implementation of Sorting Algorithms in Reconfigurable Hardware
    Skliarova, Iouliia
    Sklyarov, Valery
    Mihhailov, Dmitri
    Sudnitson, Alexander
    2012 16TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (MELECON), 2012, : 107 - 110
  • [4] Hardware Implementation of Reconfigurable Separable Convolution
    Rao, Lei
    Zhang, Bin
    Zhao, Jizhong
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 232 - 237
  • [5] Neuron implementation using reconfigurable hardware
    Sofron, Emil
    Serban, Gheorghe
    Bostan, Ionel
    Ionescu, Laurentiu
    Ionescu, Valeriu
    Mazare, Alin
    PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON OPTIMIZATION OF ELECTRICAL AND ELECTRONIC EQUIPMENT, VOL III: INDUSTRIAL AUTOMATION AND CONTROL, 2004, : 189 - 192
  • [6] A reconfigurable approach to hardware implementation of neural networks
    Noory, B
    Groza, V
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 1861 - 1864
  • [7] AN IMPLEMENTATION OF MEMBRANE COMPUTING USING RECONFIGURABLE HARDWARE
    Nguyen, Van
    Kearney, David
    Gioiosa, Gianpaolo
    COMPUTING AND INFORMATICS, 2008, 27 : 551 - 569
  • [8] Reconfigurable hardware implementation of the lenstra factorization algorithm
    Zapotecas-Martinez, Saul
    Mancillas-López, Cuauhtemoc
    Rodríguez-Henríquez, Francisco
    Cruz-Cortes, Nareli
    2006 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING, 2006, : 389 - +
  • [9] Optimized Implementation of the HPCG Benchmark on Reconfigurable Hardware
    Zeni, Alberto
    O'Brien, Kenneth
    Blott, Michaela
    Santambrogio, Marco D.
    EURO-PAR 2021: PARALLEL PROCESSING, 2021, 12820 : 616 - 630
  • [10] Efficient implementation of cellular algorithms on reconfigurable hardware
    Corsonello, P
    Spezzano, G
    Staino, G
    Talia, D
    10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, : 211 - 218