XTR implementation on reconfigurable hardware

被引:0
|
作者
Peeters, E
Neve, M
Ciet, M
机构
[1] Catholic Univ Louvain, Crypto Grp, B-1348 Louvain, Belgium
[2] Innova Card, F-13600 La Ciotat, France
关键词
public key cryptosystem; XTR; reconfigurable hardware; efficient implementation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, Lenstra and Verheul proposed an efficient cryptosystem called XTR. This system represents elements of F,6 with order dividing p(2) - p + 1 by their trace over F-p2. Compared with the usual representation, this one achieves a ratio of three between security size and manipulated data. Consequently very promising performance compared with RSA and ECC are expected. In this paper, we are dealing with hardware implementation of XTR, and more precisely with Field Programmable Gate Array (FPGA). The intrinsic parallelism of such a device is combined with efficient modular multiplication algorithms to obtain effective implementation(s) of XTR with respect to time and area. We also compare our implementations with hardware implementations of RSA and ECC. This shows that XTR achieves a very high level of speed with small area requirements: an XTR exponentiation is carried out in less than 0.21 ms at a frequency beyond 150 MHz.
引用
收藏
页码:386 / 399
页数:14
相关论文
共 50 条
  • [21] Implementation of Air Conditioner Infrared Protocol on a Reconfigurable Hardware
    Arunprakash, Ch
    Sastry, K. R. K.
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE CONFLUENCE 2018 ON CLOUD COMPUTING, DATA SCIENCE AND ENGINEERING, 2018, : 787 - 790
  • [22] Folding BIKE: Scalable Hardware Implementation for Reconfigurable Devices
    Richter-Brockmann, Jan
    Mono, Johannes
    Gueneysu, Tim
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (05) : 1204 - 1215
  • [23] Reconfigurable hardware implementation of host-based IDS
    Sato, T
    Fukase, M
    APCC 2003: 9TH ASIA-PACIFIC CONFERENCE ON COMMUNICATION, VOLS 1-3, PROCEEDINGS, 2003, : 849 - 853
  • [24] Hardware Implementation of Reconfigurable 1D Convolution
    Rao, Lei
    Zhang, Bin
    Zhao, Jizhong
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 82 (01): : 1 - 16
  • [25] Hardware Implementation and Testing of Reconfigurable RTU for Wireless SCADA
    Muhammad Aamir
    Muhammad Aslam Uqaili
    Nishat Ahmad Khan
    Javier Poncela
    B. S. Chowdhry
    Wireless Personal Communications, 2015, 85 : 511 - 528
  • [26] Implementation of Medical Image Processing Algorithm on Reconfigurable Hardware
    Chiuchisan, Iuliana
    2013 E-HEALTH AND BIOENGINEERING CONFERENCE (EHB), 2013,
  • [27] Threefish-256 algorithm implementation on reconfigurable hardware
    Nieto-Ramirez, Nathaly
    Dario Nieto-Londono, Ruben
    REVISTA ITECKNE, 2014, 11 (02): : 149 - 156
  • [28] Reconfigurable hardware implementation of a phase-correlation stereoalgorithm
    Ahmad Darabiha
    W. James MacLean
    Jonathan Rose
    Machine Vision and Applications, 2006, 17 : 116 - 132
  • [29] Reconfigurable Hardware Implementation of a Multivariate Polynomial Interpolation Algorithm
    Arce-Nazario, Rafael A.
    Orozco, Edusmildo
    Bollman, Dorothy
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2010, 2010
  • [30] Reconfigurable hardware for efficient implementation of programmable FIR filters
    Denk, TC
    Nicol, CJ
    Larsson, P
    Azadet, K
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3005 - 3008