A 1.5-W single-chip MPEG-2 MP@ML video encoder with low power motion estimation and clocking

被引:38
|
作者
Mizuno, M
Ooi, Y
Hayashi, N
Goto, J
Hozumi, M
Furuta, K
Shibayama, A
Nakazawa, Y
Ohnishi, O
Zhu, SY
Yokoyama, Y
Katayama, Y
Takano, H
Miki, N
Senda, Y
Tamitani, I
Yamashina, M
机构
[1] NEC CORP LTD,INFORMAT TECHNOL RES LABS,KAWASAKI,KANAGAWA 216,JAPAN
[2] NEC CORP LTD,ULSI SYST DEV RES LABS,KAWASAKI,KANAGAWA 211,JAPAN
[3] NEC MICROCOMP TECHNOL LTD,APPLICAT SYST DEPT 1,KAWASAKI,KANAGAWA 210,JAPAN
关键词
clocking; low power; motion estimation; MPEG-2; phase-locked loop; single chip; systolic array; video compression; video encoder;
D O I
10.1109/4.641704
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 1.5-W single-chip MPEG-2 MP@ML real-time video encoder large scale integrator (LSI) has been developed, To form an MPEG-2 encoder system, we employ two 16-Mb synchronous DRAM's, a microprocessor unit (MPU), and an audio encoder LSI, Owing to a two-step hierarchical search scheme and a novel adaptive search window scheme, the search range of motion estimation is -48/+47 horizontal and -16/+15.5 vertical, and the pseudo search range, which is the size when the location of the search window is adaptively shifted, is -96/+95 horizontal and -32/+31.5 vertical, We have also developed low-power clocking techniques, i.e., demand-clock controller, local-clock controller, and low-power flip-flops, which can eliminate waste of power in clocking, We have successfully fabricated these new designs as a low-power single-chip MPEG-2 encoder LSI, The operating frequency except for a synchronous DRAM interface unit and a video in/out unit is 54 MHz, The supply voltage to the first and second search engines in a motion estimation unit can be successfully lowered to 2.5 V and the others are 3.3 V, Into a 12.45 x 12.45 mm(2) chip with 0.35-mu m CMOS and triple-metal layer technology are integrated 3.1 M transistors.
引用
收藏
页码:1807 / 1816
页数:10
相关论文
共 37 条
  • [1] A 1.5W single-chip MPEG2 MP@ML encoder with low-power motion estimation and clocking
    Mizuno, M
    Ooi, Y
    Hayashi, N
    Goto, J
    Hozumi, M
    Furuta, K
    Nakazawa, Y
    Ohnishi, O
    Yokoyama, Y
    Katayama, Y
    Takano, H
    Miki, N
    Senda, Y
    Tamitani, I
    Yamashina, M
    [J]. 1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 256 - 257
  • [2] A single-chip MPEG-2 MP@ML audio/video encoder/decoder with a programmable Video Interface Unit
    Chen, CT
    Chen, TC
    Jeng, FC
    Cheng, H
    Konstantinides, K
    [J]. 2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 941 - 944
  • [3] Motion estimation motion compensation hardware architecture for a scene-adaptive algorithm on a single-chip MPEG2 MP@ML video encoder
    Nitta, K
    Minami, T
    Kondo, T
    Ogura, T
    [J]. VISUAL COMMUNICATIONS AND IMAGE PROCESSING '99, PARTS 1-2, 1998, 3653 : 874 - 882
  • [4] An efficient video decoder design for MPEG-2 MP@ML
    Li, JH
    Ling, N
    [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 1997, : 509 - 518
  • [5] A 4:2:2P@ML MPEG-2 video encoder board using an enhanced MP@ML video encoder LSI
    Yoshitome, T
    Minami, T
    Ikeda, M
    Nitta, K
    Suguri, K
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (04) : 1130 - 1133
  • [6] A 1.2-W single-chip MPEG2 MP@ML video encoder LSI including wide search range (H:±288, V:±96) motion estimation and 81-MOPS controller
    Ogura, E
    Takashima, M
    Hiranaka, D
    Ishikawa, T
    Yanagita, Y
    Suzuki, S
    Fukuda, T
    Ishii, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) : 1765 - 1771
  • [7] A chip set for programmable real-time MPEG2 MP@ML video encoder
    Matsumura, T
    Segawa, H
    Kumaki, S
    Matsuura, Y
    Hanami, A
    Ishihara, K
    Nakagawa, S
    Kasezawa, T
    Ajioka, Y
    Maeda, A
    Yoshimoto, M
    Sumi, T
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (05) : 680 - 694
  • [8] Motion estimation and compensation hardware architecture for a scene-adaptive algorithm on a single-chip MPEG-2 video encoder
    Nitta, K
    Minami, T
    Kondo, T
    Ogura, T
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2001, E84D (03) : 317 - 325
  • [9] I.McIC: A single-chip MPEG-2 video encoder for storage
    vanderWerf, A
    Bruls, F
    Kleihorst, RP
    Waterlander, E
    Verstraelen, MJW
    Friedrich, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) : 1817 - 1823
  • [10] A block processing unit in a single-chip MPEG-2 video encoder LSI
    Katayama, Y
    Kitsuki, T
    Ooi, Y
    [J]. SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 459 - 468