HARDWARE-EFFICIENT MULTI-STANDARD VIDEO TRANSFORM CORE

被引:0
|
作者
Chen, Yuan-Ho [1 ]
Liu, Hsiao-Tzu [2 ]
机构
[1] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Taoyuan 320, Taiwan
[2] Taiwan Semicond Mfg Co, Hsinchu 300, Taiwan
关键词
Inverse discrete cosine transform; multi-standard transform; resources sharing; ARCHITECTURE; DCT;
D O I
10.1142/S0218126614501199
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study presents a unified hybrid architecture to compute the inverse discrete cosine transform (IDCT) of multiple modern video decoders such as moving picture experts group (MPEG-4), H.264, VC-1 and high efficiency video coding (HEVC). The proposed hardware sharing architecture requires a lower hardware cost than that for individual implementations, and maximizes the proportion of the circuit that is reused during the computation. The proposed architecture design needs only adders and shifters to significantly reduce the hardware cost. Thus, the resource sharing method can increase the circuit sharing capability and achieve high hardware efficiency. For verification, a TSMC 0.18-mu m CMOS process is applied to implement the IDCT chip, and the maximum throughput rate of the proposed design is 1000 MP/s with a hardware cost of 16.5 k gates.
引用
收藏
页数:13
相关论文
共 50 条
  • [21] An Efficient Multi-Standard LDPC Decoder Design Using Hardware-Friendly Shuffled Decoding
    Ueng, Yeong-Luh
    Yang, Bo-Jhang
    Yang, Chung-Jay
    Lee, Huang-Chang
    Yang, Jeng-Da
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (03) : 743 - 756
  • [22] Design of multi-standard NTSC/PAL video encoder
    Kang, B
    Kim, J
    Yang, H
    [J]. CURRENT APPLIED PHYSICS, 2004, 4 (01) : 37 - 42
  • [23] A unified IDCT architecture for multi-standard video codecs
    Li Bingbo
    Zhang Ding
    Fang Jian
    Wang Lianghao
    Zhang Ming
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 962 - 965
  • [24] Efficient 2D transform hardware architecture for the versatile video coding standard
    Sheng, Qinghua
    Pan, Rui
    Chen, Junyu
    Lai, Changcai
    Liu, Yuanyuan
    Huang, Xiaofeng
    Yin, Haibing
    Yan, Chenggang
    [J]. JOURNAL OF VISUAL COMMUNICATION AND IMAGE REPRESENTATION, 2024, 102
  • [25] A multi-standard video accelerator based on a vector architecture
    Chouliaras, VA
    Nunez, JL
    Mulvaney, DJ
    Rovati, FS
    Alfonso, D
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (01) : 160 - 167
  • [26] A lightweight hardware-efficient recurrent network for video super-resolution
    Mo, Yannan
    Chen, Dihu
    Su, Tao
    [J]. ELECTRONICS LETTERS, 2022, 58 (18) : 699 - 701
  • [27] Hardware-Efficient Compression of Neural Multi-Unit Activity
    Savolainen, Oscar W. W.
    Zhang, Zheng
    Feng, Peilong
    Constandinou, Timothy G. G.
    [J]. IEEE ACCESS, 2022, 10 : 117515 - 117529
  • [28] Hardware-Efficient Belief Propagation
    Liang, Chia-Kai
    Cheng, Chao-Chung
    Lai, Yen-Chieh
    Chen, Liang-Gee
    Chen, Homer H.
    [J]. CVPR: 2009 IEEE CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION, VOLS 1-4, 2009, : 80 - 87
  • [29] Hardware-Efficient Seizure Detection
    Zhu, Bingzhao
    Shoaran, Mahsa
    [J]. CONFERENCE RECORD OF THE 2019 FIFTY-THIRD ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2019, : 2040 - 2043
  • [30] Optimization of Reconfigurable Multi-core SOCs for Multi-standard Applications
    Ahmadinia, Ali
    Arslan, Tughrul
    Canque, Hernando Fernandez
    [J]. KNOWLEDGE-BASED AND INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT II, PROCEEDINGS, 2009, 5712 : 515 - +