Optimization of Reconfigurable Multi-core SOCs for Multi-standard Applications

被引:0
|
作者
Ahmadinia, Ali [1 ]
Arslan, Tughrul [2 ]
Canque, Hernando Fernandez [1 ]
机构
[1] Glasgow Caledonian Univ, Sch Engn & Comp, Glasgow G4 0BA, Lanark, Scotland
[2] Univ Edinburgh, Sch Engn & Elect, Edinburgh EH8 9YL, Midlothian, Scotland
关键词
FRAMEWORK;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Today there is a need for high performance chips that can provide very low power consumption, yet call operate over a number of application standards, Such as operating a number of telecommunication standards depending on which country the device is in. This paper presents a new framework to enable the design of flexible systems by incorporating different range of reconfigurability in an embedded platform within an SOC design automatically. The SOC design automation involves identifying the best architectural features for the SOC platform, the configuration setting of reconfigurable cores, the type of interconnection schemes, their associated parameters such as data bandwidth, and placement of embedded cores in the communication infrastructures. For this optimization problem, a two-stage multi-objective optimization algorithm is presented. A multi-standard wireless telecommunication protocol is used to demonstrate our optimized designs in terms of area, power and performance.
引用
收藏
页码:515 / +
页数:2
相关论文
共 50 条
  • [1] Optimization of reconfigurable multi-core system-on-chips for multi-standard applications
    Ahmadinia, Ali
    Fernandez-Canque, Hernando
    INTERNATIONAL JOURNAL OF KNOWLEDGE-BASED AND INTELLIGENT ENGINEERING SYSTEMS, 2011, 15 (02) : 89 - 98
  • [2] Reconfigurable CMOS mixer for multi-standard applications
    Jang, YK
    Kim, JH
    Yoo, HJ
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (12): : 2379 - 2381
  • [3] V-MP2000: A FLEXIBLE MULTI-CORE PLATFORM FOR MULTI-STANDARD VIDEO APPLICATIONS
    Kluge, Young-Hun
    Stolberg, Hans-Joachim
    2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, : 1609 - 1610
  • [4] Flexible Reconfigurable On-chip Networks for Multi-core SoCs
    Oveis-Gharan, Masoud
    Khan, Gul N.
    HEART 2018: PROCEEDINGS OF THE 9TH INTERNATIONAL SYMPOSIUM ON HIGHLY-EFFICIENT ACCELERATORS AND RECONFIGURABLE TECHNOLOGIES, 2018,
  • [5] A Reconfigurable MapReduce Accelerator for multi-core all-programmable SoCs
    Kachris, Christoforos
    Sirakoulis, Georgios Ch.
    Soudris, Dimitrios
    2014 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2014,
  • [6] A New Reconfigurable Mixerless Polar Transmitter for Multi-standard and SDR Applications
    Veetil, Suhas Illath
    Helaoui, Mohamed
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 389 - 392
  • [7] A triple-mode reconfigurable σ-δ modulator for multi-standard wireless applications
    Morgado, Alonso
    del Rio, Rocio
    de la Rosa, Jose M.
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 741 - 746
  • [8] A Multi-standard Viterbi Decoder for Mobile Applications Using A Reconfigurable Architecture
    Niktash, Afshin
    Parizi, Hooman T.
    Bagherzadeh, Nader
    2006 IEEE 64TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2006, : 816 - 820
  • [9] Reconfigurable address generator for multi-standard interleaver
    Babu, Geethu Sathees
    Gopalakrishnan, Lakshminarayanan
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 65 : 47 - 56
  • [10] Design of a Reconfigurable Mixer for Multi-mode Multi-standard Receivers
    Gu, Cheng-jie
    Fan, Xiang-ning
    Bao, Kuan
    Hua, Zai-jun
    MATERIALS, MACHINES AND DEVELOPMENT OF TECHNOLOGIES FOR INDUSTRIAL PRODUCTION, 2014, 618 : 553 - 557