Optimization of Reconfigurable Multi-core SOCs for Multi-standard Applications

被引:0
|
作者
Ahmadinia, Ali [1 ]
Arslan, Tughrul [2 ]
Canque, Hernando Fernandez [1 ]
机构
[1] Glasgow Caledonian Univ, Sch Engn & Comp, Glasgow G4 0BA, Lanark, Scotland
[2] Univ Edinburgh, Sch Engn & Elect, Edinburgh EH8 9YL, Midlothian, Scotland
关键词
FRAMEWORK;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Today there is a need for high performance chips that can provide very low power consumption, yet call operate over a number of application standards, Such as operating a number of telecommunication standards depending on which country the device is in. This paper presents a new framework to enable the design of flexible systems by incorporating different range of reconfigurability in an embedded platform within an SOC design automatically. The SOC design automation involves identifying the best architectural features for the SOC platform, the configuration setting of reconfigurable cores, the type of interconnection schemes, their associated parameters such as data bandwidth, and placement of embedded cores in the communication infrastructures. For this optimization problem, a two-stage multi-objective optimization algorithm is presented. A multi-standard wireless telecommunication protocol is used to demonstrate our optimized designs in terms of area, power and performance.
引用
收藏
页码:515 / +
页数:2
相关论文
共 50 条
  • [41] MCSTL: The multi-core standard template library
    Singler, Johannes
    Sanders, Peter
    Putze, Felix
    EURO-PAR 2007 PARALLEL PROCESSING, PROCEEDINGS, 2007, 4641 : 682 - +
  • [42] A Reconfigurable Analog Baseband Transformer for Multi-standard Applications in 14nm FinFET CMOS
    Lee, Jongmi
    Lee, Jongwoo
    Lo, Chilun
    Lee, Jaehoon
    Lee, In-Young
    Han, Byungki
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 5 - 8
  • [43] Multi-core aware applications in CMS
    Jones, C. D.
    Elmer, P.
    Sexton-Kennedy, L.
    Green, C.
    Baldooci, A.
    INTERNATIONAL CONFERENCE ON COMPUTING IN HIGH ENERGY AND NUCLEAR PHYSICS (CHEP 2010), 2011, 331
  • [44] A reconfigurable processor architecture combining multi-core and reconfigurable processing units
    Like Yan
    Binbin Wu
    Yuan Wen
    Shaobin Zhang
    Tianzhou Chen
    Telecommunication Systems, 2014, 55 : 333 - 344
  • [45] A reconfigurable processor architecture combining multi-core and reconfigurable processing units
    Yan, Like
    Wu, Binbin
    Wen, Yuan
    Zhang, Shaobin
    Chen, Tianzhou
    TELECOMMUNICATION SYSTEMS, 2014, 55 (03) : 333 - 344
  • [46] Online Scheduling for Multi-core Shared Reconfigurable Fabric
    Chen, Liang
    Marconi, Thomas
    Mitra, Tulika
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 582 - 585
  • [47] A Multi-Core Signal Processor for Heterogeneous Reconfigurable Computing
    Rossi, D.
    Campi, F.
    Deledda, A.
    Mucci, C.
    Pucillo, S.
    Whitty, S.
    Ernst, R.
    Chevobbe, S.
    Guyetant, S.
    Kuehnle, M.
    Huebner, M.
    Becker, J.
    Putzke-Roeming, W.
    2009 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2009, : 106 - +
  • [48] MCSTL: The Multi-Core Standard Template Library
    Putze, Felix
    Sanders, Peter
    Singler, Johannes
    PROCEEDINGS OF THE 2007 ACM SIGPLAN SYMPOSIUM ON PRINCIPLES AND PRACTICE OF PARALLEL PROGRAMMING PPOPP'07, 2007, : 144 - 145
  • [49] MULTI-STANDARD MODEM
    LAMBLEY, R
    ELECTRONICS & WIRELESS WORLD, 1984, 90 (1586): : 46 - 46
  • [50] MULTI-STANDARD MODEM
    LAMBLEY, R
    ELECTRONICS & WIRELESS WORLD, 1984, 90 (1581): : 45 - 48