Implementation of capacitor multiplier with cell-based variable transconductance amplifier

被引:9
|
作者
Alaybeyoglu, Ersin [1 ]
机构
[1] Bartn Univ, Dept Elect Elect Engn, Kutlubeyyazclar Campus, Merkez, Bartn, Turkey
关键词
low-power electronics; multiplying circuits; capacitors; integrated circuit design; operational amplifiers; biomedical electronics; implantable devices; system integration; low power consumption; analogue IC design; biomedical application; passive circuit elements; capacitor multiplier circuit; power supply; digital integrated circuit design; cell-based variable transconductance amplifier; portable devices; small-size transistors; analogue processing unit; post-layout simulations; Cadence environment; TSMC technology; size; 0; 18; mum;
D O I
10.1049/iet-cds.2018.5217
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Portable and implantable devices dictate the system integration and low power consumption. Digital integrated circuits (ICs) design with small-size transistors enables system integration and low power consumption. However, analogue IC design for biomedical application is critical for system integration and low power consumption. The presence of passive circuit elements such as capacitors that occupies more area on the chip has led the analogue IC's designers to the search for different solutions. Capacitor multiplier is one of intelligent solution for system integration of analogue processing unit of biomedical applications. In this work, a new capacitor multiplier circuit is proposed with recently recommended cell-based variable transconductance amplifier. The performance of the proposed circuit is verified with post-layout simulations and worst-case analysis under 135 corners including variations of process, temperature and power supply. The multiplication factor of the designed capacitor multiplier is 98. The verification of the designed circuit is proved in Cadence environment with TSMC 0.18 mu m technology.
引用
收藏
页码:267 / 272
页数:6
相关论文
共 50 条