DTMOS based four-quadrant multiplier/divider with voltage difference transconductance amplifier

被引:0
|
作者
Krishna, Motkuri [1 ]
Nagar, Bal Chand [1 ]
机构
[1] NIT Patna, Dept Elect & Commun Engn, Patna 800005, Bihar, India
关键词
Dynamic threshold metal oxide semiconductor (DTMOS); Voltage difference transconductance amplifier (VDTA); Four-quadrant multiplier/divider; Supply voltage; Power consumption; Active element; Voltage mode output;
D O I
10.1007/s10470-023-02235-y
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, all portable gadgets must operate at low power in order to increase battery life, increase dependability, and lower the expense of heat dissipation. The four-quadrant multipliers are widely used in signal processing applications such as amplitude modulation, frequency doubling, and adaptive filters. This research proposes a four-quadrant multiplier/divider circuit with Voltage Difference Transconductance Amplifier (VDTA) as the active element. Due to its low power supply and usage of electricity, the suggested four quadrant multiplier/divider circuit is designed with the help of Dynamic Threshold Metal Oxide Semiconductor (DTMOS). Moreover, the proposed design employs a single VDTA as an active element to operate the circuit in a four-quadrant mode for multiplication and division operations. Power usage of the whole circuit is minimized by choosing the voltage supply of 0.2 V. The suggested circuit is created utilizing the Cadence virtuoso GPDK 90 nm technology. Different kinds of performance analyses are estimated to show the effectiveness of the suggested circuit in which the proposed design consumes 0.144 mu W as the usage of electricity value. Also, the suggested circuit has 1.7% total harmonic distortion (THD), which is considerably lesser than the existing designs. The bandwidth is 24.54 MHz, and the intermodulation products of the output signal have been calculated. Monte Carlo and THD simulations have been performed in a way that confirms the robustness of the circuit against the technological spread.
引用
收藏
页码:371 / 386
页数:16
相关论文
共 50 条
  • [1] DTMOS based four-quadrant multiplier/divider with voltage difference transconductance amplifier
    Motkuri Krishna
    Bal Chand Nagar
    [J]. Analog Integrated Circuits and Signal Processing, 2024, 118 : 371 - 386
  • [2] A DTMOS based Four-Quadrant Analog Multiplier
    Ozer, Emre
    [J]. ELECTRICA, 2020, 20 (02): : 207 - 217
  • [3] DTMOS Based High Bandwidth Four-Quadrant Analog Multiplier
    Basak, Muhammed Emin
    Ozer, Emre
    Kacar, Firat
    Ozenli, Deniz
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2020, 50 (02): : 137 - 146
  • [4] Analog CMOS four-quadrant multiplier and divider
    Vlassis, S
    Siskos, S
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5: SYSTEMS, POWER ELECTRONICS, AND NEURAL NETWORKS, 1999, : 383 - 386
  • [5] A four-quadrant current multiplier/divider cell with four transistors
    Elwakil, Ahmed
    Maundy, Brent
    Elamien, Mohammed Balla
    Belostotski, Leonid
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 95 (01) : 173 - 179
  • [6] A four-quadrant current multiplier/divider cell with four transistors
    Ahmed Elwakil
    Brent Maundy
    Mohammed Balla Elamien
    Leonid Belostotski
    [J]. Analog Integrated Circuits and Signal Processing, 2018, 95 : 173 - 179
  • [7] Weak inversion four-quadrant multiplier and two-quadrant divider
    Chang, CC
    Liu, SI
    [J]. ELECTRONICS LETTERS, 1998, 34 (22) : 2079 - 2080
  • [8] A four-quadrant analog multiplier using DTMOS for low power applications
    Ozer, Emre
    Basak, Muhammed Emin
    Kacar, Firat
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (04) : 753 - 767
  • [9] Correction to: A four-quadrant current multiplier/divider cell with four transistors
    Ahmed Elwakil
    Brent Maundy
    Mohammed Balla Elamien
    Leonid Belostotski
    [J]. Analog Integrated Circuits and Signal Processing, 2018, 95 : 371 - 371
  • [10] Four-quadrant analogue multiplier using operational amplifier
    Riewruja, Vanchai
    Rerkratn, Apinai
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (04) : 459 - 474