Optimization of Stress Memorization Technique for 45 nm Complementary Metal-Oxide-Semiconductor Technology

被引:2
|
作者
Morifuji, Eiji [1 ]
Eiho, Ayumi [1 ]
Sanuki, Tomoya [1 ]
Iwai, Masaaki [1 ]
Matsuoka, Fumitomo [1 ]
机构
[1] Toshiba Co Ltd, Syst LSI Div, Saiwai Ku, Kawasaki, Kanagawa 2128520, Japan
关键词
D O I
10.1143/JJAP.48.031203
中图分类号
O59 [应用物理学];
学科分类号
摘要
The effect of stress memorization technique (SMT) on performance of transistors and power reduction is intensively studied. A 30% mobility enhancement and 60% reduction of gate leakage have been achieved simultaneously by choosing the appropriate stressor film with a large stress change by spike rapid thermal annealing (RTA). Stress distribution in the channel region for SMT is confirmed to be uniform; hence, the layout dependence is minimized and the performance is maximized in aggressively scaled complementary metal-oxide-semiconductor (CMOS) with dense gate pitch rule (190 nm) in 45 nm technology node. (C) 2009 The Japan Society of Applied Physics
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Single photon detector fabricated in a complementary metal-oxide-semiconductor high-voltage technology
    Rochas, A
    Gani, M
    Furrer, B
    Besse, PA
    Popovic, RS
    Ribordy, G
    Gisin, N
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2003, 74 (07): : 3263 - 3270
  • [32] Novel cubic phase III-nitride complementary metal-oxide-semiconductor transistor technology
    Bayram, C.
    Grady, R.
    Park, K.
    QUANTUM SENSING AND NANO ELECTRONICS AND PHOTONICS XV, 2018, 10540
  • [33] A PURE METAL POLYCIDE METAL-OXIDE-SEMICONDUCTOR GATE TECHNOLOGY
    SAKIYAMA, K
    YAMAUCHI, Y
    MATSUDA, K
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1985, 3 (06): : 1685 - 1691
  • [34] Impact of stress-memorization technique induced-tensile strain on low frequency noise in n-channel metal-oxide-semiconductor transistors
    Kuo, Cheng-Wen
    Wu, San-Lein
    Chang, Shoou-Jinn
    Huang, Yao-Tsung
    Cheng, Yao-Chin
    Cheng, Osbert
    APPLIED PHYSICS LETTERS, 2010, 97 (12)
  • [35] III-V METAL-OXIDE-SEMICONDUCTOR TECHNOLOGY
    Passlack, Matthias
    2008 IEEE 20TH INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS (IPRM), 2008, : 59 - 59
  • [36] Mitigation of Complementary Metal-Oxide-Semiconductor Variability with Metal Gate Metal-Oxide-Semiconductor Field-Effect Transistors (vol 47, 119201, 2009)
    Yang, Ji-Woon
    Park, Chang Seo
    Smith, Casey E.
    Adhikari, Hemant
    Huang, Jeff
    Heh, Dawei
    Majhi, Prashant
    Jammy, Raj
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (11)
  • [37] Power and area-efficient static current mode logic frequency divider in 180-nm complementary metal-oxide-semiconductor technology
    Maity, Subhanil
    Jana, Sanjay Kumar
    Som, Indranil
    Bhattacharyya, Tarun Kanti
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2396 - 2410
  • [38] Analysis of the two-dimensional-dopant profile in a 90 nm complementary metal-oxide-semiconductor technology using scanning spreading resistance microscopy
    Eyben, P
    Alvarez, D
    Jurczak, M
    Rooyackers, R
    De Keersgieter, A
    Augendre, E
    Vandervorst, W
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2004, 22 (01): : 364 - 368
  • [39] A Fully Differential Operational Transconductance Amplifier Under 40 nm Complementary Metal-Oxide-Semiconductor Logic Process
    Ning, Ning
    Fan, Yang
    Sui, Zhiling
    Cao, Yingshuai
    Wu, Shuangyi
    Yu, Qi
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2012, 4 (08) : 849 - 853
  • [40] Multifunctional silicon-based light emitting device in standard complementary metal-oxide-semiconductor technology
    Wang Wei
    Huang Bei-Ju
    Dong Zan
    Chen Hong-Da
    CHINESE PHYSICS B, 2011, 20 (01)