Monolayer Transistor SRAMs: Toward Low-Power, Denser Memory Systems

被引:1
|
作者
Rakshit, Joydeep [1 ]
Mohanram, Kartik [1 ]
Wan, Runlai [2 ,3 ]
Lam, Kai Tak [2 ,3 ]
Guo, Jing [2 ,3 ]
机构
[1] Univ Pittsburgh, Pittsburgh, PA 15213 USA
[2] Univ Florida, Gainesville, FL 32610 USA
[3] Univ Florida, Dept Elect & Comp Engn, 551 New Engn Bldg,POB 116130, Gainesville, FL 32611 USA
基金
美国国家科学基金会;
关键词
Monolayer FET SRAM; static power; noise margins; process variations; SUBTHRESHOLD SRAM; BLACK PHOSPHORUS; DESIGN; TECHNOLOGY; CIRCUITS;
D O I
10.1145/2967613
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolayer heterojunction FETs based on vertical heterogeneous transition metal dichalcogenides (TMD-CFETs) and planar black phosphorus FETs (BPFETs) have demonstrated excellent subthreshold swing, high ION/IOFF, and high scalability, making them attractive candidates for post-CMOS memory design. This article explores TMDCFET and BPFET SRAM design by combining atomistic self-consistent devicemodeling with SRAM circuit design and simulation. We perform detailed evaluations of the TMDCFET/BPFET SRAMs at a single bitcell and at SRAM array level. Our simulations show that at low operating voltages, TMDCFET/BPFET SRAMs exhibit significant advantages in static power, dynamic read/write noise margin, and read/write delay over nominal 16nm CMOS SRAMs at both bitcell and array-level implementations. We also analyze the effect of process variations on the performance of TMDCFET/BPFET SRAMs. Our simulations demonstrate that TMDCFET/BPFET SRAMs exhibit high tolerance to process variations, which is desirable for low operating voltages.
引用
收藏
页数:28
相关论文
共 50 条
  • [41] On the Reuse of Read and Write Assist Circuits to Improve Test Efficiency in Low-Power SRAMs
    Zordan, L. B.
    Bosio, A.
    Dilillo, L.
    Girard, P.
    Todri, A.
    Virazel, A.
    Badereddine, N.
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [42] Low-leakage 0.11 μm CMOS for low-power RF-ICs and SRAMs applications
    Lin, YS
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (4B): : 2114 - 2118
  • [43] A recursive algorithm for low-power memory partitioning
    Benini, L
    Macii, A
    Poncino, M
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 78 - 83
  • [44] Low-leakage 0.11 μm CMOS for low-power RF-ICs and SRAMs applications
    Lin, Y.-S. (stephenlin@ncnu.edu.tw), 1600, Japan Society of Applied Physics (42):
  • [45] Low-power sequential access memory design
    Moon, JS
    Athas, WC
    Beerel, PA
    Draper, JT
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 111 - 114
  • [46] Recursive algorithm for low-power memory partitioning
    Universita di Bologna, Bologna, Italy
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 78 - 83
  • [47] Approximate Memory for Low-Power Video Applications
    Das, H.
    Haidous, A. A.
    Smith, S. C.
    Gong, N.
    IEEE ACCESS, 2023, 11 : 57735 - 57744
  • [48] LOW-POWER THIN-FILM MEMORY
    KRIESSMAN, CJ
    MATCOVIC.TJ
    FLANNERY, WE
    IEEE TRANSACTIONS ON COMMUNICATION AND ELECTRONICS, 1964, 83 (74): : 519 - &
  • [49] Challenges in sleep transistor design and implementation in low-power designs
    Shi, Kaijian
    Howard, David
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 113 - +
  • [50] Electrostatically doped drain junctionless transistor for low-power applications
    Mohd Adil Raushan
    Naushad Alam
    Mohd Jawaid Siddiqui
    Journal of Computational Electronics, 2019, 18 : 864 - 871