Monolayer Transistor SRAMs: Toward Low-Power, Denser Memory Systems

被引:1
|
作者
Rakshit, Joydeep [1 ]
Mohanram, Kartik [1 ]
Wan, Runlai [2 ,3 ]
Lam, Kai Tak [2 ,3 ]
Guo, Jing [2 ,3 ]
机构
[1] Univ Pittsburgh, Pittsburgh, PA 15213 USA
[2] Univ Florida, Gainesville, FL 32610 USA
[3] Univ Florida, Dept Elect & Comp Engn, 551 New Engn Bldg,POB 116130, Gainesville, FL 32611 USA
基金
美国国家科学基金会;
关键词
Monolayer FET SRAM; static power; noise margins; process variations; SUBTHRESHOLD SRAM; BLACK PHOSPHORUS; DESIGN; TECHNOLOGY; CIRCUITS;
D O I
10.1145/2967613
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolayer heterojunction FETs based on vertical heterogeneous transition metal dichalcogenides (TMD-CFETs) and planar black phosphorus FETs (BPFETs) have demonstrated excellent subthreshold swing, high ION/IOFF, and high scalability, making them attractive candidates for post-CMOS memory design. This article explores TMDCFET and BPFET SRAM design by combining atomistic self-consistent devicemodeling with SRAM circuit design and simulation. We perform detailed evaluations of the TMDCFET/BPFET SRAMs at a single bitcell and at SRAM array level. Our simulations show that at low operating voltages, TMDCFET/BPFET SRAMs exhibit significant advantages in static power, dynamic read/write noise margin, and read/write delay over nominal 16nm CMOS SRAMs at both bitcell and array-level implementations. We also analyze the effect of process variations on the performance of TMDCFET/BPFET SRAMs. Our simulations demonstrate that TMDCFET/BPFET SRAMs exhibit high tolerance to process variations, which is desirable for low operating voltages.
引用
收藏
页数:28
相关论文
共 50 条
  • [31] COMPUTING DISTORTION - METHOD FOR LOW-POWER TRANSISTOR AMPLIFIERS
    ARGUIMBA.LB
    FANGER, DM
    WIRELESS WORLD, 1968, 74 (1393): : 228 - &
  • [32] Low-Power MCML Circuit With Sleep-Transistor
    Kim, Jeong Beom
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 25 - 28
  • [33] Transistor-level synthesis for low-power applications
    Kagaris, Dimitri
    Haniotakis, Themistoklis
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 607 - +
  • [34] Sub-5 nm Monolayer MoS2 Transistors toward Low-Power Devices
    Zhang, Han
    Shi, Bowen
    Xu, Lin
    Yan, Junfeng
    Zhao, Wu
    Zhang, Zhiyong
    Lu, Jing
    ACS APPLIED ELECTRONIC MATERIALS, 2021, 3 (04) : 1560 - 1571
  • [35] A Reconfigurable Ferroelectric Transistor as An Ultra-Scaled Cell for Low-Power In-Memory Data Processing
    Zhu, Zhongyunshen
    Persson, Anton E. O.
    Wernersson, Lars-Erik
    ADVANCED ELECTRONIC MATERIALS, 2024,
  • [36] Quasi-Schottky-Barrier UTBB SOI MOSFET for Low-Power Robust SRAMs
    Ghanatian, Hamdam
    Hosseini, Seyed Ebrahim
    Zeinali, Behzad
    Moradi, Farshad
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (04) : 1575 - 1582
  • [37] Dynamic Tag Reduction for Low-Power Caches in Embedded Systems with Virtual Memory
    Peter Petrov
    Alex Orailoglu
    International Journal of Parallel Programming, 2007, 35 : 157 - 177
  • [38] Heterogeneously tagged caches for low-power embedded systems with virtual memory support
    Zhou, Xiangrong
    Petrov, Peter
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (02)
  • [39] Circuit techniques for high-speed and low-power multi-port SRAMs
    Khellah, MM
    Elmasry, MI
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 157 - 161
  • [40] Dynamic tag reduction for low-power caches in embedded systems with virtual memory
    Petrov, Peter
    Orailoglu, Alex
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2007, 35 (02) : 157 - 177