Stuck-at Fault Resilience using Redundant Transistor Logic Gates

被引:0
|
作者
McWilliam, Richard [1 ]
Schiefer, Philipp [1 ]
Purvis, Alan [1 ]
Khan, Samir [2 ]
机构
[1] Univ Durham, Dept Engn, Durham, England
[2] Univ Tokyo, Dept Aeronaut & Astronaut, Tokyo, Japan
关键词
D O I
10.1109/DASC/PiCom/CBDCom/CyberSciTech.2019.00115
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The paper demonstrates a novel design for a stuck-at CMOS gate based on dual-purpose redundancy. It combines detection and mitigation against common stuck-at fault conditions to improve fault tolerance without the need to replicate the entire circuit. Using fault rate analysis, the principle is outlined and showed for NAND gate designs. For single fault events, the relationship between fault rate and the number of redundant elements is evaluated in order to identify designs that achieve full fault masking and fault detection coverage with minimum redundancy overhead. The combination of fault masking and detection could be useful for future work on self-reconfiguring platforms.
引用
收藏
页码:595 / 601
页数:7
相关论文
共 50 条
  • [1] New procedures to identify redundant stuck-at faults and removal of redundant logic
    Chen, G
    Reddy, S
    Porneranz, I
    Rajski, J
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 419 - 424
  • [2] Enhancing Subthreshold Stuck-at Fault Testing with Polymorphic Gates
    Dunlap, Timothy
    Qu, Gang
    8TH INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA 2024, 2024,
  • [3] Complete Fault Detection Tests of Length 2 for Logic Networks under Stuck-at Faults of Gates
    Popkov K.A.
    Journal of Applied and Industrial Mathematics, 2018, 12 (2) : 302 - 312
  • [4] Test generation for transistor shorts using stuck-at fault simulator and test generator
    Higami, Yoshinobu
    Saluja, Kewal K.
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Takamatsu, Yuzo
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 271 - 274
  • [5] Fault simulation and test generation for transistor shorts using stuck-at test tools
    Higami, Yoshinobu
    Saluja, Kewal K.
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Takamatsu, Yuzo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (03): : 690 - 699
  • [6] ANOMALOUS EFFECT OF A STUCK-AT FAULT IN A COMBINATIONAL LOGIC-CIRCUIT
    BHATTACHARYA, BB
    GUPTA, B
    PROCEEDINGS OF THE IEEE, 1983, 71 (06) : 779 - 780
  • [7] Bridge fault diagnosis using stuck-at fault simulation
    Wu, J
    Rudnick, EM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (04) : 489 - 495
  • [8] Net Diagnosis using Stuck-at and Transition Fault Models
    Zhao, Lixing
    Agrawal, Vishwani D.
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 221 - 226
  • [9] Stuck-open fault diagnosis with stuck-at model
    Fan, XY
    Moore, W
    Hora, C
    Gronthoud, G
    ETS 2005:10TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 182 - 187
  • [10] Maximizing Stuck-Open Fault Coverage Using Stuck-at Test Vectors
    Higami, Yoshinobu
    Saluja, Kewal K.
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Takamatsu, Yuzo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3506 - 3513