Gate-level voltage scaling for low-power design using multiple supply voltages

被引:6
|
作者
Yeh, C [1 ]
Chang, MC [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
来源
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS | 1999年 / 146卷 / 06期
关键词
D O I
10.1049/ip-cds:19990579
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The advent of portable and high-density devices has made power consumption a critical design concern. The authors address the problem of reducing power consumption via gate-level voltage scaling for those designs that are not under the strictest timing budget. First, a maximum-weighted independent set formulation is used for voltage reduction on the noncritical part of the circuit. Secondly, a minimum-weighted separator set formulation is used to for gate sizing and to integrate the sizing procedure with a voltage scaling procedure to enhance power saving for the whole circuit. The proposed methods are evaluated using the MCNC benchmark circuits. An average of 19.12% power reduction has been achieved over the circuits having only one supply voltage.
引用
收藏
页码:334 / 339
页数:6
相关论文
共 50 条
  • [41] A fast and low-power level shifter for multi-supply voltage designs
    Yin, Jialu
    Yuan, Jia
    You, Heng
    Wang, Peng
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2020, 17 (17):
  • [42] LOW-POWER CIRCUIT SPLITS SUPPLY VOLTAGE
    HAASE, JA
    EDN, 1987, 32 (20) : 198 - 198
  • [43] Variations-aware low-power design and block clustering with voltage scaling
    Azizi, Navid
    Khellah, Muhammad M.
    De, Vivek K.
    Najm, Farid N.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (07) : 746 - 757
  • [44] A Low-Voltage and Low-Power Multiple-Input Floating-Gate FDCCII
    Kumngern, Montree
    Khateb, Fabian
    2015 12TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2015,
  • [45] Low-power multiplier designs using dual supply voltage technique
    Supmonchai, B.
    Chunak, P.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 13 - 16
  • [46] Performance analysis of multi-scaling voltage level shifter for low-power applications
    Vaithiyanathan, D.
    Kurmi, Megha Singh
    Mishra, Alok Kumar
    Pari, Britto J.
    WORLD JOURNAL OF ENGINEERING, 2020, 17 (06) : 803 - 809
  • [47] Gate-level power estimation using tagged probabilistic simulation
    Ding, CS
    Tsui, CY
    Pedram, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (11) : 1099 - 1107
  • [48] Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate
    Sharma, Uma
    Jhamb, Mansi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (05) : 2852 - 2871
  • [49] Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate
    Uma Sharma
    Mansi Jhamb
    Circuits, Systems, and Signal Processing, 2023, 42 : 2852 - 2871
  • [50] Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages
    Ling Wang
    Yingtao Jiang
    Henry Selvaraj
    The Journal of Supercomputing, 2006, 35 : 93 - 113