A Precise ΔΣ-based Digitally Controlled Oscillator (DCO) for All-Digital PLL

被引:0
|
作者
Jafarzade, Samira [1 ]
Jannesari, Abumoslem [1 ]
机构
[1] Tarbiat Modares Univ, Tehran, Iran
关键词
DCO; ADPLL; Delta Sigma DAC; LC oscillator; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A Digitally Controlled Oscillator (DCO) for the frequency band of 1700-1900 MHz is presented. This architecture achieves a frequency resolution less than 1-kHz. The DCO is a part of an All-Digital Phase-Locked Loop (ADPLL) for GSM-1800 and GSM-900 applications implemented in a 0.18 mu m CMOS process. In this architecture an 18-bit delta sigma digital to analog converter and a voltage controlled LC oscillator is used. The used Delta Sigma DAC is a fourth order structure with 450 MHz sampling frequency, Over Sampling Ratio (OSR) = 128 and 118 dB SNR. The bandwidth of this Delta Sigma DAC is about 1.8 MHz. The phase noise of the presented DCO at 500 kHz offset frequency is -115 dBc/Hz.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] An all-digital PLL with supply insensitive digitally controlled oscillator
    Seo, Seong-Young
    Chun, Jung-Hoon
    Jun, Young-Hyun
    Kwon, Kee-Won
    IEICE ELECTRONICS EXPRESS, 2013, 10 (05):
  • [2] An Interpolating Digitally Controlled Oscillator for a Wide-Range All-Digital PLL
    Choi, Kwang-Hee
    Shin, Jung-Bum
    Sim, Jae-Yoon
    Park, Hong-June
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2055 - 2063
  • [3] All-digital PLL using bulk-controlled varactor and pulse-based digitally controlled oscillator
    Huang, Hong-Yi
    Liu, Jen-Chieh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 68 (03) : 245 - 255
  • [4] All-digital PLL using bulk-controlled varactor and pulse-based digitally controlled oscillator
    Hong-Yi Huang
    Jen-Chieh Liu
    Analog Integrated Circuits and Signal Processing, 2011, 68 : 245 - 255
  • [5] A DCO Compiler for All-Digital PLL Design
    Chung, Ching-Che
    Chen, Chen-Han
    Lo, Chi-Kuang
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 547 - 550
  • [6] A PVT-compensated 2.2 to 3.0 GHz Digitally Controlled Oscillator for All-Digital PLL
    Kavala, Anil
    Bae, Woorham
    Kim, Sungwoo
    Hong, Gi-Moon
    Chi, Hankyu
    Kim, Suhwan
    Jeong, Deog-Kyoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (04) : 484 - 494
  • [7] All-digital PLL using pulse-based DCO
    Huang, Hong-Yi
    Liu, Jen-Chieh
    Cheng, Kuo-Hsing
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1268 - +
  • [8] Digitally controlled oscillator for all-digital frequency locked loops
    Groza, R.
    Potarniche, I. A.
    Kirei, B. S.
    Topa, M. D.
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2018, 21 (01): : 3 - 17
  • [9] An all -digital programmable digitally-controlled-oscillator (DCO) for digital wireless applications
    Abdollahi, SR
    Kiaei, S
    Bakkaloglu, B
    Fakhraie, SM
    Anvari, R
    Abdollahi, SE
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 101 - 104
  • [10] A CMOS Digital-Controlled Oscillator for All-Digital PLL Frequency Synthesizer
    Lou, Liheng
    Chen, Bo
    Tang, Kai
    Zheng, Yuanjin
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,