Optimization for Timing-Speculated Circuits by Redundancy Addition and Removal

被引:0
|
作者
Liu, Yuxi [1 ]
Ye, Rong [1 ]
Yuan, Feng [1 ]
Xu, Qiang [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
来源
2013 18TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2013) | 2013年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Integrated circuits suffer from severe variation effects with technology scaling, making their timing behavior increasingly unpredictable. Timing speculation is a promising technique to tackle this problem with the help of online timing error detection and correction mechanisms. In this paper, we propose to use redundancy addition and removal (RAR) technique to optimize timing-speculated circuits. By intentionally removing wires on those frequently-exercised critical paths and replacing them with wires on less critical ones (if possible), the proposed technique is able to greatly reduce the timing error rate of the circuit and improve its overall throughput, as shown in our experimental results on various benchmark circuits.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Timing optimization by an improved redundancy addition and removal technique
    Entrena, LA
    Espejo, JA
    Olias, E
    Uceda, J
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 342 - 347
  • [2] On the optimization power of Redundancy Addition and Removal techniques for sequential circuits
    Millán, ES
    Entrena, L
    Espejo, JA
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 91 - 94
  • [3] On the optimization power of redundancy addition and removal for sequential logic optimization
    San Millán, E
    Entrena, L
    Espejo, JA
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 292 - 299
  • [4] COMBINATIONAL AND SEQUENTIAL LOGIC OPTIMIZATION BY REDUNDANCY ADDITION AND REMOVAL
    ENTRENA, LA
    CHENG, KWT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (07) : 909 - 916
  • [5] Improving Redundancy Addition and Removal Using Unreachable States for Sequential Circuits
    Yang, Xiaoqing
    Xiao, Zigang
    Wu, Y. L.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3172 - 3175
  • [6] Logic optimization: Redundancy addition and removal using implication relations
    Ichihara, H
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1998, E81D (07) : 724 - 730
  • [7] Generalized reasoning scheme for redundancy addition and removal logic optimization
    Espejo, JA
    Entrena, L
    San Millán, E
    Olías, E
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 391 - 395
  • [8] Sequential logic optimization by sequential redundancy addition and removal improved with retiming
    San Millán, Enrique
    Entrena, Luis
    Mengibar, Luis
    García, Michael
    WSEAS Transactions on Circuits and Systems, 2006, 5 (08): : 1159 - 1165
  • [9] Theoretical comparison between sequential redundancy addition and removal and retiming optimization techniques
    San Millan, E
    Entrena, L
    Espejo, JA
    Lopez, C
    JOURNAL OF SYSTEMS ARCHITECTURE, 2003, 49 (12-15) : 529 - 541
  • [10] REDUNDANCY IDENTIFICATION AND REMOVAL IN COMBINATIONAL-CIRCUITS
    MENON, PR
    AHUJA, H
    HARIHARA, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (05) : 646 - 651