Harnessing Ferroelectrics for Non-volatile Memories and Logic

被引:0
|
作者
Gupta, Sumeet Kumar [1 ]
Wang, Danni [1 ]
George, Sumitha [1 ]
Aziz, Ahmedullah [1 ]
Li, Xueqing [1 ]
Datta, Suman [2 ]
Narayanan, Vijaykrishnan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
[2] Univ Notre Dame, South Bend, IN USA
基金
美国国家科学基金会;
关键词
Ferroelectric; ferroelectric transistor; non-volatile flip-flop; non-volatile memories; FLIP-FLOP;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ferroelectrics (FE) have been the materials of interest for non-volatile memories for many decades due to their hysteretic charge-voltage behavior. However, recently, the possibilities of integrating an FE in the gate stack of a transistor (forming a ferroelectric transistor or FEFET) have opened new avenues for computation and storage. The FEFETs not only enhance the design of non-volatile memories, but also lead to the unique possibilities of introducing non-volatility in close proximity with the compute elements. In this paper, we comparatively analyze several device and circuit aspects of FEFETs and FE capacitors from the perspective of designing non-volatile memory and logic. We discuss the effect of integrating an FE in a transistor structure on the remnant polarization and coercive voltage and show the importance of FE thickness optimization to design a non-volatile transistor. We also present circuit design possibilities with non-volatile FEFETs. First, the design of memories with separate read-write paths is discussed. We show that compared to FE capacitor based memories, FEFETs achieve enormous distinguishability and near read disturb free operation albeit with 2.5X higher cell area and 3.6X higher write energy at iso-write time. Second, we describe the opportunities that non-volatility combined with the three terminal architecture of FEFETs presents in the design of low power non-volatile flipflops. We show that compared to FE capacitor based flip-flops, FEFET based design yields upto 50% lower energy and up to 40% lower delay for data back-up, along with 30% lower area.
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [41] Design and Analysis of Memristor Based Non-volatile Memories
    Akashe, Shyam
    [J]. ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2015, 166 : 107 - 110
  • [42] Switching and filamentary conduction in non-volatile organic memories
    Colle, Michael
    Buchel, Michael
    de Leeuw, Dago M.
    [J]. ORGANIC ELECTRONICS, 2006, 7 (05) : 305 - 312
  • [43] DONUTS: An efficient method for checkpointing in non-volatile memories
    Kruger, Kleber
    Pannain, Ricardo
    Azevedo, Rodolfo
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2023, 35 (18):
  • [44] Test and repair of non-volatile commodity and embedded memories
    Tsuchida, S
    [J]. INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 1223 - 1223
  • [45] Materials challenges in automotive embedded non-volatile memories
    Prinz, Erwin Josef
    [J]. MATERIALS AND PROCESSES FOR NONVOLATILE MEMORIES II, 2007, 997 : 35 - 49
  • [46] A fully symmetrical sense amplifier for non-volatile memories
    Bedeschi, F
    Bonizzoni, E
    Khouri, O
    Resta, C
    Torelli, G
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 625 - 628
  • [47] Emerging Non-Volatile Memories for Computation-in-Memory
    Gao, Bin
    [J]. 2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 381 - 384
  • [48] Stress test for disturb faults in non-volatile memories
    Mohammad, MG
    Saluja, KK
    [J]. ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 384 - 387
  • [49] Non-volatile magnetic random access memories (MRAM)
    Sousa, RC
    Prejbeanu, IL
    [J]. COMPTES RENDUS PHYSIQUE, 2005, 6 (09) : 1013 - 1021
  • [50] Assuring Security and Reliability of Emerging Non-Volatile Memories
    Khan, Mohammad Nasim Imtiaz
    Ghosh, Swaroop
    [J]. 2020 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2020,