Supply and threshold voltage scaling for low power CMOS

被引:317
|
作者
Gonzalez, R [1 ]
Gordon, BM [1 ]
Horowitz, MA [1 ]
机构
[1] UNIV WASHINGTON,DEPT ELECT ENGN,SEATTLE,WA 98195
关键词
energy-delay product; low power CMOS circuits; threshold scaling;
D O I
10.1109/4.604077
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates the effect of lowering the supply and threshold voltages on the energy efficiency of CMOS circuits. Using a first-order model of the energy and delay of a CMOS circuit, we show that lowering the supply and threshold voltage is generally advantageous, especially when the transistors are velocity saturated and the nodes have a high activity factor. In fact, for modern submicron technologies, this simple analysis suggests optimal energy efficiency at supply voltages under 0.5 V. Other process and circuit parameters have almost no effect on this optimal operating point. If there is some uncertainty in the value of the threshold or supply voltage, however, the power advantage of this very low voltage operation diminishes. Therefore, unless active feedback is used to control the uncertainty, in the future the supply and threshold voltage will not decrease drastically, but rather will continue to scale down to maintain constant electric fields.
引用
收藏
页码:1210 / 1216
页数:7
相关论文
共 50 条
  • [31] Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits
    Pant, P
    Roy, RK
    Chatterjee, A
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (02) : 390 - 394
  • [32] Low Voltage Low Power Sub-threshold Operational Amplifier in 180nm CMOS
    Yadav, Chetali
    Prasad, Sunita
    [J]. 2017 IEEE 3RD INTERNATIONAL CONFERENCE ON SENSING, SIGNAL PROCESSING AND SECURITY (ICSSS), 2017, : 35 - 38
  • [33] Asymmetric Interleaving in Low-Voltage CMOS Power Management With Multiple Supply Rails
    Ho, Aaron D.
    Schuck, Marcel
    Pilawa-Podgurski, Robert C. N.
    [J]. 2014 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2014, : 365 - 372
  • [34] A Low-Voltage CMOS Bandgap Reference Circuit With Improved Power Supply Rejection
    Mohieldin, Ahmed N.
    Elbahr, Haidi
    Hegazi, Emad
    Mostafa, Marwa
    [J]. 2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 343 - 346
  • [35] Asymmetric Interleaving in Low-Voltage CMOS Power Management With Multiple Supply Rails
    Schuck, Marcel
    Ho, Aaron D.
    Pilawa-Podgurski, Robert C. N.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (01) : 715 - 722
  • [36] Combined circuit and architectural level variable supply-voltage scaling for low power
    Li, H
    Cher, CY
    Roy, K
    Vijaykumar, IN
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (05) : 564 - 576
  • [37] Supply voltage strategies for minimizing the power of CMOS processors
    Cai, J
    Taur, Y
    Huang, SF
    Frank, DJ
    Kosonocky, S
    Dennard, RH
    [J]. 2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 102 - 103
  • [38] Ultra Low Energy CMOS Logic Using Below-Threshold Dual-Voltage Supply
    Kim, Kyungseok
    Agrawal, Vishwani D.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (04) : 460 - 470
  • [39] A High Stability, Low Supply Voltage and Low Standby Power Six-Transistor CMOS SRAM
    Kobayashi, Nobuaki
    Ito, Ryusuke
    Enomoto, Tadayoshi
    [J]. 2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 10 - 11
  • [40] Scaling Analysis of Yield Optimization Considering Supply and Threshold Voltage Variations
    Haghdad, Kian
    Anis, Mohab
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3665 - 3668