High-speed area-efficient multiplier design using multiple-valued current-mode circuits - Comments

被引:2
|
作者
Parhami, B
机构
[1] Department of Electrical and Computer Engineering, University of California, Santa Barbara
关键词
binary signed-digit; carry-save; redundant number systems; stored-carry; stored-double-carry; stored-triple-carry; tree multipliers;
D O I
10.1109/12.509918
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Kawahito et al present multiplier designs using the binary-tree reduction feature of certain highly redundant radix-2 representations, along with multiple-valued current-mode circuit techniques, and show them to compare favorably to those based on less redundant binary signed-digit and carry-save numbers. We point out that these representation schemes, and their potential advantages, have been discussed in earlier publications and that a more general view of the parallel-carries addition process exploited in these multipliers leads to other potentially useful representations.
引用
收藏
页码:637 / 638
页数:2
相关论文
共 50 条
  • [41] HIGH-SPEED CURRENT-MODE SENSE AMPLIFIER
    LAHIJI, GR
    SODAGAR, AM
    [J]. ELECTRONICS LETTERS, 1994, 30 (17) : 1371 - 1372
  • [42] Low-Power, High-Speed, and Area-Efficient Multiplier Based on the PTL Logic Style
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3538 - 3542
  • [43] An Area-Efficient CMOS Current-Mode Phase-Locked Loop
    DiClemente, D.
    Yuan, F.
    [J]. IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 574 - +
  • [44] AN IMPLEMENTATION OF MULTIPLE-VALUED LOGIC AND FUZZY-LOGIC CIRCUITS USING 1.5 V BI-CMOS CURRENT-MODE CIRCUIT
    SASAKI, M
    TANIGUCHI, K
    OGATA, Y
    UENO, F
    INOUE, T
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1993, E76D (05) : 571 - 576
  • [45] Design and implementation of a low-power multiple-valued current-mode integrated circuit with current-source control
    Hanyu, T
    Kazama, S
    Kameyama, M
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (07) : 941 - 947
  • [46] High-Speed and Area-Efficient Modified Binary Divider
    A. Azhagu Jaisudhan Pazhani
    T. S. Arun Samuel
    [J]. Circuits, Systems, and Signal Processing, 2022, 41 : 3350 - 3371
  • [47] A New ISA for High-Speed and Area-Efficient ALPG
    Lee, Juyong
    Lee, Hayoung
    Lee, Sooryeong
    Kang, Sungho
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3358 - 3362
  • [48] High-Speed and Area-Efficient Modified Binary Divider
    Pazhani, A. Azhagu Jaisudhan
    Samuel, T. S. Arun
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (06) : 3350 - 3371
  • [49] VLSI design of a high-speed and area-efficient JPEG2000 encoder
    Mei, Kuizhi
    Zheng, Nanning
    Huang, Chang
    Liu, Yuehu
    Zeng, Qiang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2007, 17 (08) : 1065 - 1078
  • [50] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11