High-speed area-efficient multiplier design using multiple-valued current-mode circuits - Comments

被引:2
|
作者
Parhami, B
机构
[1] Department of Electrical and Computer Engineering, University of California, Santa Barbara
关键词
binary signed-digit; carry-save; redundant number systems; stored-carry; stored-double-carry; stored-triple-carry; tree multipliers;
D O I
10.1109/12.509918
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Kawahito et al present multiplier designs using the binary-tree reduction feature of certain highly redundant radix-2 representations, along with multiple-valued current-mode circuit techniques, and show them to compare favorably to those based on less redundant binary signed-digit and carry-save numbers. We point out that these representation schemes, and their potential advantages, have been discussed in earlier publications and that a more general view of the parallel-carries addition process exploited in these multipliers leads to other potentially useful representations.
引用
收藏
页码:637 / 638
页数:2
相关论文
共 50 条
  • [21] BICMOS CIRCUITS FOR HIGH-SPEED CURRENT-MODE D/A CONVERTERS
    ROMANCZYK, RJ
    LEUNG, BH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (08) : 923 - 934
  • [22] Energy-Aware Multiple-Valued Current-Mode Sequential Circuits Using a Completion-Detection Scheme
    Shirahama, Hirokatsu
    Matsuura, Takashi
    Natsui, Masanori
    Hanyu, Takahiro
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (08) : 2080 - 2088
  • [23] Use of multiple-valued logic with 1.9-V operational power supply to obtain a high-speed current-mode logic circuit
    Sugimoto, Y
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1996, 79 (07): : 97 - 105
  • [24] Design of a field-programmable digital filter chip using multiple-valued current-mode logic
    Degawa, K
    Aoki, T
    Higuchi, T
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (08) : 2001 - 2010
  • [25] An Area-Efficient Multiple-Valued Reconfigurable VLSI Architecture Using an X-Net
    Bai, Xu
    Kameyama, Michitaka
    [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 272 - 277
  • [26] Control signal multiplexing based asynchronous data transfer scheme using multiple-valued bidirectional current-mode circuits
    Takahashi, T
    Hanyu, T
    [J]. JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2005, 11 (5-6) : 499 - 517
  • [27] High-speed, area-efficient FPGA-based floating-point multiplier
    Aty, GA
    Hussein, AI
    Ashour, IS
    Mones, M
    [J]. ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 274 - 277
  • [28] Design optimization of a high-speed, area-efficient and low-power Montgomery modular multiplier for RSA algorithm
    Masui, S
    Mukaida, K
    Takenaka, M
    Torii, N
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 576 - 581
  • [29] Implementation of multiple-valued multiplier on GF(3m) using current mode CMOS
    Seong, HK
    Choi, JS
    Shin, BS
    Kim, HS
    [J]. 30TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2000, : 221 - 226
  • [30] Area-efficient high-speed carry chain
    Amin, A. A.
    [J]. ELECTRONICS LETTERS, 2007, 43 (23) : 1258 - 1260