共 50 条
- [23] Use of multiple-valued logic with 1.9-V operational power supply to obtain a high-speed current-mode logic circuit [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1996, 79 (07): : 97 - 105
- [25] An Area-Efficient Multiple-Valued Reconfigurable VLSI Architecture Using an X-Net [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 272 - 277
- [27] High-speed, area-efficient FPGA-based floating-point multiplier [J]. ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 274 - 277
- [28] Design optimization of a high-speed, area-efficient and low-power Montgomery modular multiplier for RSA algorithm [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 576 - 581
- [29] Implementation of multiple-valued multiplier on GF(3m) using current mode CMOS [J]. 30TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2000, : 221 - 226